VLD Design for AVS Video Decoder

被引:1
作者
Liu Wei [1 ]
Chen Yong-en [1 ]
机构
[1] Tongji Univ, Commun Software & ASIC Design Ctr, Shanghai 200092, Peoples R China
来源
WKDD: 2009 SECOND INTERNATIONAL WORKSHOP ON KNOWLEDGE DISCOVERY AND DATA MINING, PROCEEDINGS | 2009年
关键词
variable length code decoder; AVS; software; hardware; c-program model;
D O I
10.1109/WKDD.2009.128
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, architecture with combination of software and hardware for AVS Variable Length Code decoding is designed. Logical and feasible division between software and hardware for the system is presented. Under control of embedded CPU, the design can decode Fixed Length Code, unsigned or signed k-th Exp-Golomb Code and context-based adaptive2D-VLC (CA-2D-VLC) Code. Furthermore, decoding flow of software is given in detail, which can output parsing results and command information in required format. A single module named "VLD" is designed in hardware to meet the requirement of being frequent transferred in CA-2D-VLC decoding. Finally, parsing results of the whole syntax elements from AVS bitstream are output on this platform correctly, which has been proved to support real-time decoding for AVS HDTV video. Though designed for AVS video standard originally, it can be adapted to other coding standards easily.
引用
收藏
页码:648 / 651
页数:4
相关论文
共 50 条
  • [21] An efficient hardware implementation for deblocking filter of AVS decoder
    Huang You-wen
    2011 2ND INTERNATIONAL CONFERENCE ON CHALLENGES IN ENVIRONMENTAL SCIENCE AND COMPUTER ENGINEERING (CESCE 2011), VOL 11, PT A, 2011, 11 : 505 - 510
  • [22] An Efficient VLSI Architecture for Motion Compensation of AVS HDTV Decoder
    Jun-Hao Zheng
    Lei Deng
    Peng Zhang
    Don Xie
    Journal of Computer Science and Technology, 2006, 21 : 370 - 377
  • [23] An efficient VLSI architecture for motion compensation of AVS HDTV decoder
    Zheng, Jun-Hao
    Deng, Lei
    Zhang, Peng
    Xie, Don
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2006, 21 (03) : 370 - 377
  • [24] HIGH DEFINITION IEEE AVS DECODER ON ARM NEON PLATFORM
    Wang, Ronggang
    Wan, Jie
    Wang, Wenmin
    Wang, Zhenyu
    Dong, Shengfu
    Gao, Wen
    2013 20TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP 2013), 2013, : 1524 - 1527
  • [25] A flexible VLSI architecture of transport processor for an AVS HDTV decoder SoC
    Zhang, Zhenrui
    Wu, Di
    Zhang, Peng
    Xie, Don
    Gao, Wen
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (04) : 1427 - 1432
  • [26] A new video surveillance system based on AVS
    Wu, Tingwan
    Chen, Chaofeng
    INTERNATIONAL CONFERENCE ON IMAGE PROCESSING AND PATTERN RECOGNITION IN INDUSTRIAL ENGINEERING, 2010, 7820
  • [27] Overview of AVS-video coding standards
    Yu, Lu
    Chen, Sijia
    Wang, Jianpeng
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2009, 24 (04) : 247 - 262
  • [28] A Reconfiguration System for Video Decoder
    Xi, Tao
    Qi, Honggang
    Ding, Dandan
    Yu, Lu
    2014 IEEE VISUAL COMMUNICATIONS AND IMAGE PROCESSING CONFERENCE, 2014, : 324 - 325
  • [29] The Improvement of UMHexagonS Algorithm in AVS Video Coding
    Zhang, Xinan
    Gong, Yanjun
    ADVANCED MATERIALS AND ENGINEERING MATERIALS, PTS 1 AND 2, 2012, 457-458 : 819 - 824
  • [30] The Improve of HFPS Algorithm in AVS Video Coding
    Zhang, Xinan
    Liu, Ailin
    ADVANCED MATERIALS AND ENGINEERING MATERIALS, PTS 1 AND 2, 2012, 457-458 : 867 - 871