VLD Design for AVS Video Decoder

被引:1
|
作者
Liu Wei [1 ]
Chen Yong-en [1 ]
机构
[1] Tongji Univ, Commun Software & ASIC Design Ctr, Shanghai 200092, Peoples R China
来源
WKDD: 2009 SECOND INTERNATIONAL WORKSHOP ON KNOWLEDGE DISCOVERY AND DATA MINING, PROCEEDINGS | 2009年
关键词
variable length code decoder; AVS; software; hardware; c-program model;
D O I
10.1109/WKDD.2009.128
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, architecture with combination of software and hardware for AVS Variable Length Code decoding is designed. Logical and feasible division between software and hardware for the system is presented. Under control of embedded CPU, the design can decode Fixed Length Code, unsigned or signed k-th Exp-Golomb Code and context-based adaptive2D-VLC (CA-2D-VLC) Code. Furthermore, decoding flow of software is given in detail, which can output parsing results and command information in required format. A single module named "VLD" is designed in hardware to meet the requirement of being frequent transferred in CA-2D-VLC decoding. Finally, parsing results of the whole syntax elements from AVS bitstream are output on this platform correctly, which has been proved to support real-time decoding for AVS HDTV video. Though designed for AVS video standard originally, it can be adapted to other coding standards easily.
引用
收藏
页码:648 / 651
页数:4
相关论文
共 50 条
  • [1] VLD Design for AVS and H.264 Dual Standards Video Decoder
    Liu Wei
    Chen Yong-en
    Wang Peng
    2009 5TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-8, 2009, : 2112 - 2114
  • [2] An efficient VLSI architecture of VLD for AVS HDTV decoder
    Sheng, Bin
    Gao, Wen
    Xie, Don
    Wu, Di
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (02) : 696 - 701
  • [3] Research and Design of AVS Video Decoder Bit Rate Control
    Xiong, Jiang
    Yi, Qingming
    Shi, Min
    ADVANCES IN ENERGY SCIENCE AND TECHNOLOGY, PTS 1-4, 2013, 291-294 : 2913 - 2916
  • [4] An AVS Video Decoder Design and Implementation Based On Parallel Algorithm
    Sui, Chunchun
    Wang, Ning
    Chen, Ling
    Cao, Xixin
    12TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY: ICT FOR GREEN GROWTH AND SUSTAINABLE DEVELOPMENT, VOLS 1 AND 2, 2010, : 1606 - 1609
  • [5] AVS video decoder system modeling and design based on SystemC
    Chen Mei Fen
    Zhou Jian Yang
    Liu Xiao Wei
    Yin Hui Qing
    2008 2ND INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION, 2008, : 382 - +
  • [6] A Reduced Memory AVS Decoder for Compressed HD Video
    Nie, Zhengang
    2018 11TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, BIOMEDICAL ENGINEERING AND INFORMATICS (CISP-BMEI 2018), 2018,
  • [7] Reconfigurable video coding framework and decoder reconfiguration instantiation of AVS
    Ding, Dandan
    Qi, Honggang
    Yu, Lu
    Huang, Tiejun
    Gao, Wen
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2009, 24 (04) : 287 - 299
  • [8] VIDEO DECODER RECONFIGURATIONS AND AVS EXTENSIONS IN THE NEW MPEG RECONFIGURABLE VIDEO CODING FRAMEWORK
    Ding, Dandan
    Yu, Lu
    Lucarz, Christophe
    Mattavelli, Marco
    2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 164 - +
  • [9] Design of Intra Prediction Module in H.264 and AVS Dual Modes Video Decoder Chip
    Xu, Shouheng
    Xing, Yuelin
    Wei, Xianzheng
    2011 INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT), VOLS 1-4, 2012, : 635 - 638
  • [10] MAPPING AND OPTIMIZATION OF THE AVS VIDEO DECODER ON A HIGH PERFORMANCE CHIP MULTIPROCESSOR
    Krommydas, Konstantinos
    Tsoublekas, George
    Antonopoulos, Christos D.
    Bellas, Nikolaos
    2010 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME 2010), 2010, : 896 - 901