45-nm CMOS SOI Technology Characterization for Millimeter-Wave Applications

被引:71
|
作者
Inac, Ozgur [1 ]
Uzunkol, Mehmet [1 ]
Rebeiz, Gabriel M. [1 ]
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92093 USA
关键词
45-nm CMOS; low-noise amplifiers (LNAs); millimeter wave; silicon-on-insulator (SOI); TRANSCEIVER; DFE;
D O I
10.1109/TMTT.2014.2317551
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an in-depth study of a 45-nm CMOS silicon-on-insulator (SOI) technology. Several transistor test cells are characterized and the effect of finger width, gate contact, and gate poly pitch on transistor performance is analyzed. The measured peak f(t) is 264 GHz for a 30 x 1007 nm single-gate contact relaxed-pitch transistor and the best f(max) of 283 GHz is achieved by a 58 x 513 nm single-gate contact regular pitch transistor. The measured transistor performance agrees well with the simulations including R/C extraction up to the top metal layer. Passive components are also characterized and their performance is predicted accurately with design kit models and electromagnetic simulations. Low-noise amplifiers from Q- to W-band are developed in this technology and they achieve state-of-the-art noise-figure values.
引用
收藏
页码:1301 / 1311
页数:11
相关论文
共 50 条
  • [21] Millimeter-Wave Transmission Line in 90-nm CMOS Technology
    Hsu, Heng-Ming
    Lee, Tai-Hsin
    Hsu, Chan-Jung
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2012, 2 (02) : 194 - 199
  • [22] Modeling Coupled Lines in 65 nm CMOS for Millimeter-Wave Applications
    Kirkman-Bey, Monique
    Sebsebie, Rediet
    Aidoo, Marvin
    Wu, Liangjin
    Dogan, Numan
    Xie, Zhijian
    IEEE SOUTHEASTCON 2014, 2014,
  • [23] Active compensation of supply noise for a 5-GHz VCO in 45-nm CMOS SOI technology
    Nema, Devesh
    Toifl, Thomas
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2617 - +
  • [24] Systematic Experimental fT and fmax Comparison of 40-nm Bulk CMOS versus 45-nm SOI Technology
    Rimmelspacher, J.
    Werthof, A.
    Weigel, R.
    Issakov, V.
    2019 14TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC 2019), 2019, : 200 - 203
  • [25] An ultra low power consumption millimeter-wave voltage controlled oscillator in a 65 nm CMOS-SOI technology
    A. Mariano
    O. Mazouffre
    B. Leite
    Y. Deval
    J. B. Begueret
    D. Belot
    F. Rivet
    T. Taris
    Analog Integrated Circuits and Signal Processing, 2013, 76 : 277 - 286
  • [26] An ultra low power consumption millimeter-wave voltage controlled oscillator in a 65 nm CMOS-SOI technology
    Mariano, A.
    Mazouffre, O.
    Leite, B.
    Deval, Y.
    Begueret, J. B.
    Belot, D.
    Rivet, F.
    Taris, T.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 76 (03) : 277 - 286
  • [27] Experimental Characterization and Simulation of Electron-Induced SEU in 45-nm CMOS Technology
    Samaras, A.
    Pourrouquet, P.
    Sukhaseum, N.
    Gouyet, L.
    Vandevelde, B.
    Chatry, N.
    Ecoffet, R.
    Bezerra, F.
    Lorfevre, E.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (06) : 3055 - 3060
  • [28] A 45-nm SOI CMOS Integrate-and-Dump Optical Sampling Receiver
    Gathman, Timothy D.
    Buckwalter, James F.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (02) : 469 - 478
  • [29] Multilevel interconnect technology for 45-nm node CMOS LSIs
    Nakata, Yoshihiro
    Ozaki, Shirou
    Kudo, Hiroshi
    Fujitsu Scientific and Technical Journal, 2010, 46 (01): : 120 - 127
  • [30] Multilevel Interconnect Technology for 45-nm Node CMOS LSIs
    Nakata, Yoshihiro
    Ozaki, Shirou
    Kudo, Hiroshi
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2010, 46 (01): : 120 - 127