45-nm CMOS SOI Technology Characterization for Millimeter-Wave Applications

被引:71
|
作者
Inac, Ozgur [1 ]
Uzunkol, Mehmet [1 ]
Rebeiz, Gabriel M. [1 ]
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92093 USA
关键词
45-nm CMOS; low-noise amplifiers (LNAs); millimeter wave; silicon-on-insulator (SOI); TRANSCEIVER; DFE;
D O I
10.1109/TMTT.2014.2317551
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an in-depth study of a 45-nm CMOS silicon-on-insulator (SOI) technology. Several transistor test cells are characterized and the effect of finger width, gate contact, and gate poly pitch on transistor performance is analyzed. The measured peak f(t) is 264 GHz for a 30 x 1007 nm single-gate contact relaxed-pitch transistor and the best f(max) of 283 GHz is achieved by a 58 x 513 nm single-gate contact regular pitch transistor. The measured transistor performance agrees well with the simulations including R/C extraction up to the top metal layer. Passive components are also characterized and their performance is predicted accurately with design kit models and electromagnetic simulations. Low-noise amplifiers from Q- to W-band are developed in this technology and they achieve state-of-the-art noise-figure values.
引用
收藏
页码:1301 / 1311
页数:11
相关论文
共 50 条
  • [11] Optimization of SCR for High-Speed Digital and RF Applications in 45-nm SOI CMOS Technology
    Huang, Shudong
    Parthasarathy, Srivatsan
    Zhou, Yuanzhong
    Hajjar, Jean-Jacques
    Rosenbaum, Elyse
    2023 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS, 2023,
  • [12] A Bipolar >40-V Driver in 45-nm SOI CMOS Technology
    Ismail, Yousr
    Kim, Chang-Jin CJ
    Yang, Chih-Kong Ken
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [13] Millimeter-wave Six-Port IQ Demodulator in 65 nm SOI CMOS Technology
    Haddadi, Kamel
    Loyez, Christophe
    2016 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE PROCEEDINGS, 2016, : 375 - 379
  • [14] CMOS 45-nm 3D METAL-OXIDE-METAL CAPACITORS FOR MILLIMETER WAVE APPLICATIONS
    Quemerais, Thomas
    Moquillon, Laurence
    Benech, Philippe
    Fournier, Jean-Michel
    Pruvost, Sebastien
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2011, 53 (07) : 1476 - 1478
  • [15] Circuit performance characterization of digital 45-nm CMOS technology for applications around 110 GHz
    Aroca, R. A.
    Tomkins, A.
    Doi, Y.
    Yamamoto, T.
    Voinigescu, S. P.
    2008 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2008, : 127 - +
  • [16] Circuit performance characterization of digital 45-nm CMOS technology for applications around 110 GHz
    Aroca, R. A.
    Tomkins, A.
    Doi, Y.
    Yamamoto, T.
    Voinigescu, S. P.
    2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 162 - +
  • [17] A Wideband RF Power Amplifier in 45-nm CMOS SOI Technology With Substrate Transferred to AlN
    Chen, Jing-Hwa
    Helmi, Sultan R.
    Pajouhi, Hossein
    Sim, Yukeun
    Mohammadi, Saeed
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (12) : 4089 - 4096
  • [18] Design of a Millimeter-Wave Dual-Band Low Phase Noise VCO in 45 nm CMOS SOI Process
    Chen, Zhe
    Wang, Pin-Qing
    Zhou, Pei-Gen
    Chen, Ji-Xin
    Hong, Wei
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2024, 52 (07): : 2161 - 2169
  • [19] Optimized Pad Design for Millimeter-Wave Applications with a 65nm CMOS RF Technology
    Aloui, Sofiane
    Kerherve, Eric
    Begueret, Jean Baptiste
    Plana, Robert
    Belot, Didier
    2009 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, 2009, : 1187 - +
  • [20] Millimeter wave design with 65 nm LP SOI HR CMOS technology
    Martineau, B.
    Douyere, S.
    Cathelin, A.
    Danneville, F.
    Raynaud, C.
    Dambrine, G.
    Lepilliet, S.
    Gianesello, F.
    Belot, D.
    2007 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 2007, : 107 - +