45-nm CMOS SOI Technology Characterization for Millimeter-Wave Applications

被引:74
作者
Inac, Ozgur [1 ]
Uzunkol, Mehmet [1 ]
Rebeiz, Gabriel M. [1 ]
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92093 USA
关键词
45-nm CMOS; low-noise amplifiers (LNAs); millimeter wave; silicon-on-insulator (SOI); TRANSCEIVER; DFE;
D O I
10.1109/TMTT.2014.2317551
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an in-depth study of a 45-nm CMOS silicon-on-insulator (SOI) technology. Several transistor test cells are characterized and the effect of finger width, gate contact, and gate poly pitch on transistor performance is analyzed. The measured peak f(t) is 264 GHz for a 30 x 1007 nm single-gate contact relaxed-pitch transistor and the best f(max) of 283 GHz is achieved by a 58 x 513 nm single-gate contact regular pitch transistor. The measured transistor performance agrees well with the simulations including R/C extraction up to the top metal layer. Passive components are also characterized and their performance is predicted accurately with design kit models and electromagnetic simulations. Low-noise amplifiers from Q- to W-band are developed in this technology and they achieve state-of-the-art noise-figure values.
引用
收藏
页码:1301 / 1311
页数:11
相关论文
共 25 条
[1]  
Agah A, 2013, IEEE RAD FREQ INTEGR, P249
[2]   A 19-Gb/s Serial Link Receiver With Both 4-Tap FFE and 5-Tap DFE Functions in 45-nm SOI CMOS [J].
Agrawal, Ankur ;
Bulzacchelli, John F. ;
Dickson, Timothy O. ;
Liu, Yong ;
Tierno, Jose A. ;
Friedman, Daniel J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (12) :3220-3231
[3]  
[Anonymous], IEEE T MICROW UNPUB
[4]  
[Anonymous], IEEE CUST INT CIRC C
[5]  
[Anonymous], SONNET VER 13 54
[6]  
[Anonymous], IEEE MTT S INT MICR
[7]  
[Anonymous], 2013, P AM CONTR C WASH DC
[8]  
[Anonymous], CALIBRE XRC VER 2012
[9]  
[Anonymous], 2011, P IEEE COMP SEM INT
[10]  
[Anonymous], 2013, IEEE MTT S INT MICRO