High-speed low-power adder with a new logic style: Pseudo dynamic logic (SDL)

被引:0
作者
Chaji, GR [1 ]
Fakhraie, SM [1 ]
Smith, KC [1 ]
机构
[1] Univ Tehran, VLSI Circuits & Syst Lab, ECE Dept, Tehran, Iran
来源
ICM 2001: 13TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS | 2001年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a high speed and low power adder is designed using a new logic-design style called Pseudo Dynamic Logic (SDL). Traditional dynamic logic is pre-charged to a default value and in evaluate phase is changed to its real logic, However, in this logic style, the internal nodes are charged to an intermediate pre-charge value, so that the evaluation is performed faster. A 32-bit CLA adder have been designed and simulated using HSPICE Level 49 parameters of a 0.6mum CMOS process. Simulated measurements on this adder show that the worst-case delay is 1.56ns. This shows 2.1 times speed improvement and 21.2% area saving in comparison to a domino dynamic logic design implemented with the same technology.
引用
收藏
页码:137 / 140
页数:4
相关论文
共 50 条
[41]   The layout implementations of high-speed low-power sequential logic cells based on MOS Current-Mode Logic [J].
Haiyan, Ni ;
Zhenli, Li .
Journal of Convergence Information Technology, 2012, 7 (10) :1-10
[42]   A Low-Power Yet High-Speed Configurable Adder for Approximate Computing [J].
Yang, Tongxin ;
Ukezono, Tomoaki ;
Sato, Toshinori .
2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
[43]   A 16-bit High-Speed Low-Power Hybrid Adder [J].
Hussein, Assem ;
Gaudet, Vincent ;
Mostafa, Hassan ;
Elmasry, Mohamed .
2016 28TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM 2016), 2016, :313-316
[44]   Low-power high-speed full adder for portable electronic applications [J].
Tung, C. -K. ;
Shieh, S. -H. ;
Cheng, C. -H. .
ELECTRONICS LETTERS, 2013, 49 (17) :1063-1064
[45]   Low-power logic styles for full-adder circuits [J].
Quintana, JM ;
Avedillo, MJ ;
Jiménez, R ;
Rodríguez-Villegas, E .
ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, :1417-1420
[46]   High-speed low-power and low-power supply voltage dynamic comparator [J].
Xu, Daiguo ;
Xu, Shiliu ;
Chen, Guangbing .
ELECTRONICS LETTERS, 2015, 51 (23) :1914-1915
[47]   Low-Leakage and Low-Power Implementation of High-Speed 65nm Logic Gates [J].
Wu, Tsung-Yi ;
Lu, Liang-Ying ;
Liang, Cheng-Hsun .
EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, :37-40
[48]   Communication-Potential of the π-Gate InAs HEMTs for High-Speed and Low-Power Logic Applications [J].
Yao, Jing-Neng ;
Lin, Yueh-Chin ;
Wong, Ying-Chieh ;
Huang, Ting-Jui ;
Hsu, Heng-Tung ;
Sze, Simon M. ;
Chang, Edward Yi .
ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2019, 8 (06) :P319-P321
[49]   LOW-POWER HIGH-SPEED INDIUM-PHOSPHIDE MISFET DIRECT-COUPLED LOGIC [J].
MESSICK, L .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1983, 30 (11) :1601-1601
[50]   PCFL3: A low-power, high-speed, single-ended logic family [J].
Kanan, R ;
Declercq, MJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (09) :1259-1269