共 50 条
[31]
Opportunities and challenges of emerging nanotechnologies for future high-speed and low-power logic applications
[J].
2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS,
2005,
:17-17
[32]
Simulation of III-V HEMTs for High-speed Low-power Logic Applications
[J].
GRAPHENE AND EMERGING MATERIALS FOR POST-CMOS APPLICATIONS,
2009, 19 (05)
:331-342
[33]
1.1V HIGH-SPEED LOW-POWER BICMOS LOGIC-CIRCUIT
[J].
ELECTRONICS LETTERS,
1995, 31 (13)
:1039-1041
[35]
Low-Power High-Speed Current Mode Logic Using Tunnel-FETs
[J].
2014 22ND INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC),
2014,
[37]
Review on Domino Logic Techniques for High Speed Low-Power Logic Circuit Application
[J].
2019 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS),
2019,
:968-971
[38]
Dynamic current mode logic (DyCML), a new low-power high-performance logic family
[J].
PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE,
2000,
:421-424
[39]
LOW-POWER DYNAMIC TERNARY LOGIC
[J].
IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS,
1988, 135 (06)
:221-230
[40]
Low Power CMOS Full Adder Cells based on Alternative Logic for High-Speed Arithmetic Applications
[J].
INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS,
2024, 54 (03)