High-speed low-power adder with a new logic style: Pseudo dynamic logic (SDL)

被引:0
作者
Chaji, GR [1 ]
Fakhraie, SM [1 ]
Smith, KC [1 ]
机构
[1] Univ Tehran, VLSI Circuits & Syst Lab, ECE Dept, Tehran, Iran
来源
ICM 2001: 13TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS | 2001年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a high speed and low power adder is designed using a new logic-design style called Pseudo Dynamic Logic (SDL). Traditional dynamic logic is pre-charged to a default value and in evaluate phase is changed to its real logic, However, in this logic style, the internal nodes are charged to an intermediate pre-charge value, so that the evaluation is performed faster. A 32-bit CLA adder have been designed and simulated using HSPICE Level 49 parameters of a 0.6mum CMOS process. Simulated measurements on this adder show that the worst-case delay is 1.56ns. This shows 2.1 times speed improvement and 21.2% area saving in comparison to a domino dynamic logic design implemented with the same technology.
引用
收藏
页码:137 / 140
页数:4
相关论文
共 50 条
[31]   Opportunities and challenges of emerging nanotechnologies for future high-speed and low-power logic applications [J].
Chau, Robert .
2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, :17-17
[32]   Simulation of III-V HEMTs for High-speed Low-power Logic Applications [J].
Liu, Yang ;
Lundstrom, Mark S. .
GRAPHENE AND EMERGING MATERIALS FOR POST-CMOS APPLICATIONS, 2009, 19 (05) :331-342
[33]   1.1V HIGH-SPEED LOW-POWER BICMOS LOGIC-CIRCUIT [J].
YEO, KS ;
ROFAIL, SS .
ELECTRONICS LETTERS, 1995, 31 (13) :1039-1041
[34]   LOW-POWER HIGH-SPEED INP MISFET DIRECT-COUPLED FET LOGIC [J].
MESSICK, LJ .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1984, 31 (06) :763-766
[35]   Low-Power High-Speed Current Mode Logic Using Tunnel-FETs [J].
Tsai, Wei-Yu ;
Liu, Huichu ;
Li, Xueqing ;
Narayanan, Vijaykrishnan .
2014 22ND INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2014,
[36]   HIGH-SPEED BIPOLAR LOGIC-CIRCUITS WITH LOW-POWER CONSUMPTION FOR LSI - A COMPARISON [J].
RANFFT, R ;
REIN, HM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (04) :703-712
[37]   Review on Domino Logic Techniques for High Speed Low-Power Logic Circuit Application [J].
Bala, T. Vinoth ;
Rishi, P. L. ;
Sharuya, R. ;
Subashree, N. ;
Sneha, M. ;
Sabarikannan, M. M. .
2019 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2019, :968-971
[38]   Dynamic current mode logic (DyCML), a new low-power high-performance logic family [J].
Allam, MW ;
Elmasry, MI .
PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, :421-424
[39]   LOW-POWER DYNAMIC TERNARY LOGIC [J].
WANG, JS ;
WU, CY ;
TSAI, MK .
IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1988, 135 (06) :221-230
[40]   Low Power CMOS Full Adder Cells based on Alternative Logic for High-Speed Arithmetic Applications [J].
Subramanian, Sriram Sundar ;
Gandhi, Mahendran .
INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2024, 54 (03)