Performance enhancement defect tolerance in the cell matrix architecture

被引:0
|
作者
Saha, CR [1 ]
Bellis, SJ [1 ]
Mathewson, A [1 ]
Popovici, EM [1 ]
机构
[1] Natl Microelect Res Ctr, Cork, Ireland
来源
2004 24TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, VOLS 1 AND 2 | 2004年
关键词
Cell Matrix; supercell; fault tolerance; FPGAs Hamming code; scan path;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research concentrates on the area of fault tolerant circuit implementation in a field programmable type architecture. In particular, an architecture called the Cell Matrix, presented as a fault tolerant alternative to field programmable gate arrays using their Supercell approach, is studied. Architectural constraints to implement fault tolerant circuit design in this architecture are discussed. Some modifications of its basic structure, such as the integration of circuitry for error correction and scan path, to enhance fault tolerant circuits design are introduced and are compared to the Supercell approach.
引用
收藏
页码:777 / 780
页数:4
相关论文
共 50 条
  • [31] High performance fault-tolerance for clouds
    Kyriazis, Dimosthenis
    Anagnostopoulos, Vasileios
    Arcangeli, Andrea
    Gilbert, David
    Kalogeras, Dimitrios
    Kat, Ronen
    Klein, Cristian
    Kokkinos, Panagiotis
    Kuperman, Yossi
    Nider, Joel
    Svard, Petter
    Tomas, Luis
    Varvarigos, Emmanuel
    Varvarigou, Theodora
    2015 IEEE SYMPOSIUM ON COMPUTERS AND COMMUNICATION (ISCC), 2015, : 251 - 257
  • [32] A PERFORMANCE ANALYSIS OF A BUDDY SYSTEM FOR FAULT TOLERANCE
    FINKEL, D
    TRIPATHI, SK
    PERFORMANCE EVALUATION, 1990, 11 (03) : 177 - 185
  • [33] Matrix Control-Flow Algorithm-Based Fault Tolerance
    Ferreira, Ronaldo Rodrigues
    Moreira, Alvaro Freitas
    Carro, Luigi
    2011 IEEE 17TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2011,
  • [34] Defect tolerance based on coding and series replication in transistor-logic demultiplexer circuits
    Robinett, Warren
    Kuekes, Philip J.
    Williams, R. Stanley
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (11) : 2410 - 2421
  • [35] A Fault-Tolerance Architecture for Kepler-Based Distributed Scientific Workflows
    Mouallem, Pierre
    Crawl, Daniel
    Altintas, Ilkay
    Vouk, Mladen
    Yildiz, Ustun
    SCIENTIFIC AND STATISTICAL DATABASE MANAGEMENT, 2010, 6187 : 452 - +
  • [36] Enhancing NetBeans with Transparent Fault Tolerance Using Meta-Level Architecture
    Rytter, Martin
    Jorgensen, Bo Norregaard
    JOURNAL OF OBJECT TECHNOLOGY, 2010, 9 (05): : 55 - 73
  • [37] Fault Tolerance in FPGA Architecture Using Hardware Controller-Design Approach
    Naseer, M.
    Sharma, Prashant
    Kshirsagar, Ravi
    2009 INTERNATIONAL CONFERENCE ON ADVANCES IN RECENT TECHNOLOGIES IN COMMUNICATION AND COMPUTING (ARTCOM 2009), 2009, : 906 - +
  • [38] Bit-Flipping Scan - A Unified Architecture for Fault Tolerance and Offline Test
    Imhof, Michael E.
    Wunderlich, Hans-Joachim
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [39] Application-based fault tolerance techniques for sparse matrix solvers
    McIntosh-Smith, Simon
    Hunt, Rob
    Price, James
    Vesztrocy, Alex Warwick
    INTERNATIONAL JOURNAL OF HIGH PERFORMANCE COMPUTING APPLICATIONS, 2018, 32 (05) : 627 - 640
  • [40] On the fault tolerance of a clustered single-electron neural network for differential enhancement
    Oya, Takahide
    Schmid, Alexandre
    Asai, Tetsuya
    Leblebici, Yusuf
    Amemiya, Yoshihito
    IEICE ELECTRONICS EXPRESS, 2005, 2 (03): : 76 - 80