Performance enhancement defect tolerance in the cell matrix architecture

被引:0
|
作者
Saha, CR [1 ]
Bellis, SJ [1 ]
Mathewson, A [1 ]
Popovici, EM [1 ]
机构
[1] Natl Microelect Res Ctr, Cork, Ireland
来源
2004 24TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, VOLS 1 AND 2 | 2004年
关键词
Cell Matrix; supercell; fault tolerance; FPGAs Hamming code; scan path;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research concentrates on the area of fault tolerant circuit implementation in a field programmable type architecture. In particular, an architecture called the Cell Matrix, presented as a fault tolerant alternative to field programmable gate arrays using their Supercell approach, is studied. Architectural constraints to implement fault tolerant circuit design in this architecture are discussed. Some modifications of its basic structure, such as the integration of circuitry for error correction and scan path, to enhance fault tolerant circuits design are introduced and are compared to the Supercell approach.
引用
收藏
页码:777 / 780
页数:4
相关论文
共 50 条
  • [21] Dynamic Fault Tolerance Approach for Network-on-Chip Architecture
    Khalil, Kasem
    Kumar, Ashok
    Bayoumi, Magdy
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2024, 14 (03) : 384 - 394
  • [22] Modeling Defect Tolerance Sensitivity to Periodic Post Parameters in Microfluidic Channels
    Mehran, Mahyar
    Gray, Bonnie L.
    Chapman, Glenn H.
    MICROFLUIDICS, BIOMEMS, AND MEDICAL MICROSYSTEMS XIII, 2015, 9320
  • [23] Security enhancement for digital signature schemes with fault tolerance in RSA
    Lin, Iuon-Chang
    Chang, Chin-Chen
    INFORMATION SCIENCES, 2007, 177 (19) : 4031 - 4039
  • [24] Cell architecture for nanoelectronic design
    Martorell, Ferran
    Rubio, Antonio
    MICROELECTRONICS JOURNAL, 2008, 39 (08) : 1041 - 1050
  • [25] Algorithm-based Fault Tolerance for Dense Matrix Factorizations
    Du, Peng
    Bouteiller, Aurelien
    Bosilca, George
    Herault, Thomas
    Dongarra, Jack
    ACM SIGPLAN NOTICES, 2012, 47 (08) : 225 - 234
  • [26] Partial error tolerance for bit-plane FIR filter architecture
    Ciric, Vladimir
    Kolokotronis, Jelena
    Milentijevic, Ivan
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2009, 63 (05) : 398 - 405
  • [27] Defect and fault tolerance SRAM-based FPGAs by shifting the configuration data
    Doumar, A
    Ito, H
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2000, E83D (05): : 1104 - 1115
  • [28] Workload-Balancing Schedule with Adaptive Architecture of MPSoCs for Fault Tolerance
    Zhang, Yuping
    Hao, Zimian
    Xu, Xianbin
    Zhao, Wuqing
    Wang, Zhuowei
    2010 3RD INTERNATIONAL CONFERENCE ON BIOMEDICAL ENGINEERING AND INFORMATICS (BMEI 2010), VOLS 1-7, 2010, : 2775 - 2779
  • [29] The cell matrix closest to a given Euclidean distance matrix
    Kurata, Hiroshi
    Tarazaga, Pablo
    LINEAR ALGEBRA AND ITS APPLICATIONS, 2015, 485 : 194 - 207
  • [30] EVALUATION AND DESIGN OF AN ULTRA-RELIABLE DISTRIBUTED ARCHITECTURE FOR FAULT TOLERANCE
    WALTER, CJ
    IEEE TRANSACTIONS ON RELIABILITY, 1990, 39 (04) : 492 - 499