Performance enhancement defect tolerance in the cell matrix architecture

被引:0
|
作者
Saha, CR [1 ]
Bellis, SJ [1 ]
Mathewson, A [1 ]
Popovici, EM [1 ]
机构
[1] Natl Microelect Res Ctr, Cork, Ireland
来源
2004 24TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, VOLS 1 AND 2 | 2004年
关键词
Cell Matrix; supercell; fault tolerance; FPGAs Hamming code; scan path;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research concentrates on the area of fault tolerant circuit implementation in a field programmable type architecture. In particular, an architecture called the Cell Matrix, presented as a fault tolerant alternative to field programmable gate arrays using their Supercell approach, is studied. Architectural constraints to implement fault tolerant circuit design in this architecture are discussed. Some modifications of its basic structure, such as the integration of circuitry for error correction and scan path, to enhance fault tolerant circuits design are introduced and are compared to the Supercell approach.
引用
收藏
页码:777 / 780
页数:4
相关论文
共 50 条
  • [1] Defect-tolerant, fine-grained parallel testing of a Cell Matrix
    Durbeck, LJK
    Macias, NJ
    RECONFIGURABLE TECHNOLOGY: FPGAS AND RECONFIGURABLE PROCESSORS FOR COMPUTING AND COMMUNICATIONS IV, 2002, 4867 : 71 - 85
  • [2] Defect and fault tolerant cell architecture for feasible nanoelectronic designs
    Martorell, Ferran
    Rubio, Antonio
    IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 244 - 249
  • [3] New fault tolerance control for cell-based evolve hardware architecture
    Wongyai, Chanin
    Nilagupta, Pradondet
    2014 SEVENTH INTERNATIONAL SYMPOSIUM ON COMPUTATIONAL INTELLIGENCE AND DESIGN (ISCID 2014), VOL 2, 2014,
  • [4] A defect tolerance scheme for nanotechnology circuits
    Al-Yamani, Ahmad A.
    Ramsundar, Sundarkumar
    Pradhan, Dhiraj K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (11) : 2402 - 2409
  • [5] Increasing the Fault Tolerance in Microservice Architecture
    Hlybovets, A.
    Paprotskyi, I.
    CYBERNETICS AND SYSTEMS ANALYSIS, 2024, 60 (03) : 480 - 488
  • [6] An Approach to a Fault Tolerance LISP Architecture
    Martinez, A.
    Ramirez, W.
    German, M.
    Serral, R.
    Marin, E.
    Yannuzzi, M.
    Masip-Bruin, X.
    WIRED/WIRELESS INTERNET COMMUNICATIONS, 2011, 6649 : 338 - 349
  • [7] Improving Reliability in Cell-based Evolve Hardware Architecture using Fault Tolerance Control
    Wongyai, Chanin
    Nilagupta, Pradondet
    2014 IEEE INTERNATIONAL CONFERENCE ON CONTROL SYSTEM COMPUTING AND ENGINEERING, 2014, : 190 - 195
  • [8] Load Balancing GridSim Architecture with Fault Tolerance
    Nanthiya, D.
    Keerthika, P.
    2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 425 - 428
  • [9] Fault Tolerance of Small World Network Architecture
    Mori, Hideki
    2018 SIXTH INTERNATIONAL SYMPOSIUM ON COMPUTING AND NETWORKING WORKSHOPS (CANDARW 2018), 2018, : 344 - 349
  • [10] Dynamic Microservices to Create Scalable and Fault Tolerance Architecture
    Baboi, Mihai
    Iftene, Adrian
    Gifu, Daniela
    KNOWLEDGE-BASED AND INTELLIGENT INFORMATION & ENGINEERING SYSTEMS (KES 2019), 2019, 159 : 1035 - 1044