Error Detection of Data Conversion in Flash ADC using Code Width Based Technique

被引:2
|
作者
Sivakumar, Senthil M. [1 ]
Gurumekala, T. [2 ]
Pulya, Sruthi [1 ]
机构
[1] Vignans Fdn Sci Res & Technol, Guntur, Andhra Pradesh, India
[2] Anna Univ, Madras Inst Technol, Chennai, Tamil Nadu, India
来源
2ND INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ADVANCED COMPUTING ICRTAC -DISRUP - TIV INNOVATION , 2019 | 2019年 / 165卷
关键词
ADC; dynamic comparator; TIQ; DNL; INL;
D O I
10.1016/j.procs.2020.01.078
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The high integration density of the complex electronic system requires the multi-functional testing facility to ensure the accuracy of the circuit function. In addition, the wide population of submicron technologies results in the persistent requirements of high precision analog and mixed-signal (AMS) circuits. In the complex, high-density circuits, observing the correctness of output are limited due to the limitations of input and output pins which develop the AMS circuit test as very difficult and expensive. A digital built-in self-test (BIST) scheme has been presented in this paper for testing an analog to digital converter (ADC) in the time domain. The testing scheme consists of the linear analog ramp generator, ADC as a circuit under test, output response analyzer and a BIST controller. Bootstrap linear ramp generator is used to generate the linear analog ramp signal which is applied to ADC to develop the digital word sequence for testing. Among various types of ADCs, here a Flash ADC has used since it is fastest and accurate in digital conversion. A Flash ADC has been designed with the seven-bit resolution and tested using the proposed digital BIST scheme. The ADC comprises a sample-hold circuit, 2(N)-1 comparator, XOR gates, and encoder block. The output response analyzer verifies the digital output sequence to validate the static test parameters of ADC called monotonicity, missing codes, DNL, and INL error. The BIST controller generates the control signals to control the test sequence. The complete test sequence of ADC BIST has simulated in Tanner EDA with TSMC 0.18um technology. ORA is used to analyze the presence of monotonicity, missing codes, DNL and INL error in the ADC output. (C) 2019 The Authors. Published by Elsevier B.V.
引用
收藏
页码:270 / 277
页数:8
相关论文
共 50 条
  • [1] Reconfigurable Flash ADC using TIQ technique
    Tiwari, Suruchi
    Kumar, Abhishek
    2018 4TH INTERNATIONAL CONFERENCE ON COMPUTING SCIENCES (ICCS), 2018, : 204 - 208
  • [2] A FAST HIGH-RESOLUTION ADC BASED ON THE FLASH TYPE WITH A SPECIAL ERROR CORRECTING TECHNIQUE
    LIANG, XZ
    CAO, JX
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1984, 220 (2-3): : 457 - 460
  • [3] FAST HIGH RESOLUTION ADC BASED ON THE FLASH TYPE WITH A SPECIAL ERROR CORRECTING TECHNIQUE.
    Liang, Xiao-Zhong
    Cao, Jing-Xi
    1984, (220) : 2 - 3
  • [4] TESTING OF AN 8-BIT SIGMA DELTA ADC BASED ON CODE WIDTH TECHNIQUE USING 45nm TECHNOLOGY
    Tembhre, Yogita
    Sahu, Anil Kumar
    2016 INTERNATIONAL CONFERENCE ON MICRO-ELECTRONICS AND TELECOMMUNICATION ENGINEERING (ICMETE), 2016, : 416 - 420
  • [5] Improvement in Error Resilience for Compressed VLSI Test Data using Hamming Code based Technique
    Mehta, Usha Sandeep
    Parmar, Harikrishna
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [6] Instruction level tampering detection technique using error detection code for embedded systems
    Lee, Seung Wook
    Kim, Jong Tae
    ADVANCES IN COMPUTATIONAL METHODS IN SCIENCES AND ENGINEERING 2005, VOLS 4 A & 4 B, 2005, 4A-4B : 1733 - 1736
  • [7] An Elastic Error Correction Code Technique for NAND Flash-based Consumer Electronic Devices
    Hu, Yu-Peng
    Xiao, Nong
    Liu, Xiao-Fan
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2013, 59 (01) : 1 - 8
  • [8] Research on Code Pattern Automata-based Code Error Pattern Automatic Detection Technique
    Hu, Xuan
    Liu, Bin
    Wang, Yichen
    PROCEEDINGS OF 2009 8TH INTERNATIONAL CONFERENCE ON RELIABILITY, MAINTAINABILITY AND SAFETY, VOLS I AND II: HIGHLY RELIABLE, EASY TO MAINTAIN AND READY TO SUPPORT, 2009, : 754 - 760
  • [9] Code-width testing-based compact ADC BIST circuit
    Lee, D
    Yoo, K
    Kim, K
    Han, G
    Kang, S
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (11) : 603 - 606
  • [10] A Calibration Technique for SAR ADC Based On Code Density Test
    Gu, Xian
    He, Xiuju
    Li, Fule
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,