Dual-Mode Multiple-Band Digital Controller for High-Frequency DC-DC Converter

被引:31
作者
Barai, Mukti [1 ]
Sengupta, Sabyasachi [1 ]
Biswas, Jayanta [2 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Kharagpur 721302, W Bengal, India
[2] CEM Solut, Res & Dev, Bengaluru 560001, India
关键词
Analog-to-digital converter; dc-dc converter; delay line ADC; dynamic voltage scaling; piecewise linear; wide dynamic range; PERFORMANCE;
D O I
10.1109/TPEL.2008.2008391
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An integrated digital controller design for dc-dc converter is proposed in this paper. The proposal presents a multiple-band dual-stage (MBDS) delay line A/D converter (ADC) for wide dynamic range of operation with reduced ripple, chip area, and power consumption. This proposal also introduces a novel folding logic for digital error calculation and dual-mode error control PID for improving transient response. A complete closed-loop experimental prototype is demonstrated on a field-programmable-gate-array-based setup. The feasibility and functionality of the proposed digital controller is verified with a closed-loop synchronous buck converter prototype that switches at 1 MHz and regulates over a wide output voltage range of 1.6-3.3 V. The proposed MBDS delay line ADC is fabricated with discrete logic gates and flip-Hops. The integrated digital controller is also implemented using standard cell-based design methodology in 0.5-mu m CMOS technology. The design reduces 33% on-chip area compared to an equivalent of 64 tap delay line ADC. The complete digital controller chip takes less than 0.7 mm(2) of silicon area and consumes an average current of 92 mu A at 1-MHz switching frequency. The voltage-mode digital loop achieves tracking time of less than 10 mu s for I-V step change of the reference voltage and settling time of 20 mu s. Postlayout simulation and experimental results are demonstrated.
引用
收藏
页码:752 / 766
页数:15
相关论文
共 33 条
[1]   Optimized Design of a High Frequency Digital Controller for DVS-enabled Adaptive DC-DC Converter [J].
Barai, Mukti ;
Sengupt, Sabyasachi ;
Biswas, Jayanta .
2008 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-10, 2008, :1801-+
[2]   Design of PI and PID controllers with transient performance specification [J].
Basilio, JC ;
Matos, SR .
IEEE TRANSACTIONS ON EDUCATION, 2002, 45 (04) :364-370
[3]   A dynamic voltage scaled microprocessor system [J].
Burd, TD ;
Pering, TA ;
Stratakos, AJ ;
Brodersen, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) :1571-1580
[4]   Simple low-cost hysteretic controller for single-phase synchronous buck converters [J].
Castilla, Miguel ;
de Vicuna, Luis Garcia ;
Guerrero, Josep Maria ;
Miret, Jaume ;
Berbel, Nestor .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2007, 22 (04) :1232-1241
[5]   A programmable integrated digital controller for switching converters with dual-band switching and complex pole-zero compensation [J].
Chui, MYK ;
Ki, WH ;
Tsui, CY .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) :772-780
[6]   A new digital control algorithm to achieve optimal dynamic performance in DC-to-DC converters [J].
Feng, Guang ;
Meyer, Eric ;
Liu, Yan-Fei .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2007, 22 (04) :1489-1498
[7]  
Franklin G. F., 1994, FEEDBACK CONTROL DYN
[8]  
Guo LP, 2003, IEEE IND ELEC, P1864
[9]   Nonuniform A/D quantization for improved dynamic responses of digitally controlled DC-DC converters [J].
Hu, Haitao ;
Yousefzadeh, Vahid ;
Maksimovic, Dragan .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2008, 23 (04) :1998-2005
[10]   PID controller tuning using bode's integrals [J].
Karimi, A ;
Garcia, D ;
Longchamp, R .
IEEE TRANSACTIONS ON CONTROL SYSTEMS TECHNOLOGY, 2003, 11 (06) :812-821