Robust Optimization of Test-Access Architectures Under Realistic Scenarios

被引:4
|
作者
Deutsch, Sergej [1 ,2 ]
Chakrabarty, Krishnendu [1 ]
Marinissen, Erik Jan [3 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
[2] Intel Corp, Hillsboro, OR 97124 USA
[3] IMEC, B-3001 Leuven, Belgium
基金
美国国家科学基金会;
关键词
Design for testability; optimal scheduling; simulated annealing; three-dimensional integrated circuits; through-silicon vias; WRAPPER; DESIGN;
D O I
10.1109/TCAD.2015.2432139
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
3-D integration using through-silicon vias offers many benefits, such as high bandwidth, low power, and small footprint. However, test complexity and test cost are major concerns for 3-D ICs. Recent work on the optimization of 3-D test architectures to reduce test cost suffer from the drawback that they ignore potential uncertainties in input parameters; they consider only a single point in the input-parameter space. In realistic scenarios, the assumed values for parameters such as test power and pattern count of logic cores, which are used for optimizing the test architecture for a die, may differ from the actual values that are known only after the design stage. In a 3-D setting, a die can be used in multiple stacks with different properties. As a result, the originally designed test architecture is no longer optimal, which leads to an undesirable increase in the test cost. We propose an optimization approach that takes uncertainties in input parameters into account and provides a solution that is efficient in the presence of input-parameter variations. We formulate a mathematical model for the robust test-architecture optimization problem, and propose an efficient heuristic to solve the problem even for large designs in reasonable time. The proposed optimization framework is evaluated using the ITC'02 SoC benchmarks and we show that robust solutions are superior to single-point solutions in terms of average test time when there are uncertainties in the values of input parameters.
引用
收藏
页码:1873 / 1884
页数:12
相关论文
共 50 条
  • [21] Robust Test-Time Adaptation in Dynamic Scenarios
    Yuan, Longhui
    Xie, Binhui
    Li, Shuang
    2023 IEEE/CVF CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION (CVPR), 2023, : 15922 - 15932
  • [22] A Robust Portfolio Optimization Approach to System of System Architectures
    Davendralingam, Navindran
    DeLaurentis, Daniel. A.
    SYSTEMS ENGINEERING, 2015, 18 (03) : 269 - 283
  • [23] Design of system-on-a-chip test access architectures under place-and-route and power constraints
    Chakrabarty, K
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 432 - 437
  • [24] Robust optimization with scenarios using random fuzzy sets
    Guillaume, Romain
    Kasperski, Adam
    Zielinski, Pawel
    IEEE CIS INTERNATIONAL CONFERENCE ON FUZZY SYSTEMS 2021 (FUZZ-IEEE), 2021,
  • [25] Joint robust optimization of bed capacity, nurse staffing, and care access under uncertainty
    Dominic J. Breuer
    Shashank Kapadia
    Nadia Lahrichi
    James C. Benneyan
    Annals of Operations Research, 2022, 312 : 673 - 689
  • [26] Joint robust optimization of bed capacity, nurse staffing, and care access under uncertainty
    Breuer, Dominic J.
    Kapadia, Shashank
    Lahrichi, Nadia
    Benneyan, James C.
    ANNALS OF OPERATIONS RESEARCH, 2022, 312 (02) : 673 - 689
  • [27] Optimization with randomized search heuristics - the (A)NFL theorem, realistic scenarios, and difficult functions
    Droste, S
    Jansen, T
    Wegener, I
    THEORETICAL COMPUTER SCIENCE, 2002, 287 (01) : 131 - 144
  • [28] Robust Optimization of SoC Architectures: A Multi-Scenario Approach
    Palermo, Gianluca
    Silvano, Cristina
    Zaccaria, Vittorio
    PROCEEDINGS OF THE 2008 IEEE/ACM/IFIP WORKSHOP ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA, 2008, : 7 - 12
  • [29] Joint Optimization of Edge Computing Architectures and Radio Access Networks
    Garcia-Saavedra, Andres
    Iosifidis, George
    Costa-Perez, Xavier
    Leith, Douglas J.
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2018, 36 (11) : 2433 - 2443
  • [30] Memory access optimization of dynamic binary translation for reconfigurable architectures
    Oh, SJ
    Kim, TG
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 1014 - 1020