Low Power 16-T CMOS Full Adder Design

被引:0
作者
Borude, Pravin V. [1 ]
Agrawal, Sushma S. [1 ]
机构
[1] Govt Engn Coll, Dept Elect & Telecommun Engn, Aurangabad, Maharashtra, India
来源
PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS) | 2018年
关键词
Full Adder; 4-bit Adder; Multiplier; ADS; Cadence;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents 16-T Full Adder Design in 0.13 um CMOS Process. The CMOS topology have ultimate zero static loss. The purpose of the introduced design is to reduce the cheap area by using less number of transistors and optimization of power as compare to conventional transistor. The conventional method has 28 Transistor whereas the proposed Design has 16 transistor. Which makes demotion in utilization of power. Simulations show a marked power reduction over conventional 28-T Hybrid and 28-T Static designs in same technology. The conventional adder dissipate 420 mu W whereas the 16-T dissipate 284 mu W. The circuit is simulated in Advanced Design System and laid out in Cadence Layout XL for comparison of layout size. The cheap area 8308 mu m(2).
引用
收藏
页码:1130 / 1134
页数:5
相关论文
共 50 条
[41]   Low Power High Speed 1-bit Full Adder Circuit Design in DSM Technology [J].
Yadav, Ashish ;
Shrivastava, Bhawna P. ;
Dadoria, Ajay Kumar .
2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
[42]   Fault correcting adder design for low power applications [J].
Pritty .
SCIENTIFIC REPORTS, 2024, 14 (01)
[43]   New Performance/Power/Area Efficient, Reliable Full Adder Design [J].
Purohit, Sohan ;
Margala, Martin ;
Lanuzza, Marco ;
Corsonello, Pasquale .
GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, :493-498
[44]   Low Power Wallace Tree Multiplier Using Modified Full Adder [J].
Jaiswal, Kokila Bharti ;
Kumar, Nithish, V ;
Seshadri, Pavithra ;
Lakshminarayanan, G. .
2015 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2015,
[45]   A SURVEY OF LOW POWER HIGH SPEED ONE BIT FULL ADDER [J].
Chore, N. M. ;
Mandavgane, R. N. .
RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, :302-+
[46]   A High-Reliability, Low-Power Magnetic Full Adder [J].
Gang, Yi ;
Zhao, Weisheng ;
Klein, Jacques-Olivier ;
Chappert, Claude ;
Mazoyer, Pascale .
IEEE TRANSACTIONS ON MAGNETICS, 2011, 47 (11) :4611-4616
[47]   CNFET based low power full adder circuit for VLSI applications [J].
Hussain I. ;
Chaudhury S. .
Nanoscience and Nanotechnology - Asia, 2020, 10 (03) :286-291
[48]   A novel multiplexer-based low-power full adder [J].
Jiang, YT ;
Al-Sheraidah, A ;
Wang, Y ;
Sha, E ;
Chung, JG .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (07) :345-348
[49]   A Low Power Multiplexer Based Pass Transistor Logic Full Adder [J].
Kamsani, Noor Ain ;
Thangasamy, Veeraiyah ;
Hashim, Shaiful Jahari ;
Bukhori, Muhammad Faiz ;
Yusoff, Zubaida ;
Hamidon, Mohd Nizar .
2015 IEEE REGIONAL SYMPOSIUM ON MICRO AND NANOELECTRONICS (RSM), 2015, :176-179
[50]   DESIGN OF AREA & POWER EFFICIENT MGDI FULL ADDER USING POWER GATING TECHNIQUE [J].
Subramaniyam, Dhanasekar ;
Mathiyazhagan, Deepika ;
Nallusamy, Thiyagarajan .
SURANAREE JOURNAL OF SCIENCE AND TECHNOLOGY, 2024, 31 (04)