Low Power 16-T CMOS Full Adder Design

被引:0
作者
Borude, Pravin V. [1 ]
Agrawal, Sushma S. [1 ]
机构
[1] Govt Engn Coll, Dept Elect & Telecommun Engn, Aurangabad, Maharashtra, India
来源
PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS) | 2018年
关键词
Full Adder; 4-bit Adder; Multiplier; ADS; Cadence;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents 16-T Full Adder Design in 0.13 um CMOS Process. The CMOS topology have ultimate zero static loss. The purpose of the introduced design is to reduce the cheap area by using less number of transistors and optimization of power as compare to conventional transistor. The conventional method has 28 Transistor whereas the proposed Design has 16 transistor. Which makes demotion in utilization of power. Simulations show a marked power reduction over conventional 28-T Hybrid and 28-T Static designs in same technology. The conventional adder dissipate 420 mu W whereas the 16-T dissipate 284 mu W. The circuit is simulated in Advanced Design System and laid out in Cadence Layout XL for comparison of layout size. The cheap area 8308 mu m(2).
引用
收藏
页码:1130 / 1134
页数:5
相关论文
共 50 条
[31]   Low-Power and High-Performance 1-Bit CMOS Full-Adder Cell [J].
Navi, Keivan ;
Kavehei, Omid ;
Ruholamini, Mahnoush ;
Sahafi, Amir ;
Mehrabi, Shima ;
Dadkhahi, Nooshin .
JOURNAL OF COMPUTERS, 2008, 3 (02) :48-54
[32]   Design of Low Power High Speed Full Adder Cell with XOR/XNOR Logic Gates [J].
Alluri, Sudhakar ;
Dasharatha, M. ;
Naik, B. Rajendra ;
Reddy, N. S. S. .
2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, :565-570
[33]   Low Power Array Multiplier Using Modified Full Adder [J].
Srikanth, S. ;
ThahiraBanu, I. ;
VishnuPriya, G. ;
Usha, G. .
PROCEEDINGS OF 2ND IEEE INTERNATIONAL CONFERENCE ON ENGINEERING & TECHNOLOGY ICETECH-2016, 2016, :1041-1044
[34]   Performance analysis of a low power high speed full adder [J].
Bajpai, Paro ;
Mittal, Priyanka ;
Rana, Amita ;
Aneja, Bhupesh .
2017 2ND INTERNATIONAL CONFERENCE ON TELECOMMUNICATION AND NETWORKS (TEL-NET), 2017, :291-295
[35]   Low Power Scalable Ternary Hybrid Full Adder Realization [J].
Ghoneim, Mohamed S. ;
Mohammaden, Amr ;
Hesham, Rana ;
Madian, Ahmed H. .
2020 32ND INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2020, :75-78
[36]   Transistor Count Optimization of Conventional CMOS Full Adder & Optimization of Power and Delay of New Implementation of 18 Transistor Full Adder by Dual Threshold Node Design with Submicron Channel Length [J].
Panda, Saradindu ;
Kumar, N. Mohan ;
Sarkar, C. K. .
2009 4TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC 2009), 2009, :45-48
[37]   DESIGN AND ANALYSIS OF A NOVEL LOW PDP FULL ADDER CELL [J].
Ghadiry, M. H. ;
A'Ain, Abu Khari ;
Nadi, M. .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (03) :439-445
[38]   A novel low-power full-adder cell for low voltage [J].
Navi, Keivan ;
Maeen, Mehrdad ;
Foroutan, Vahid ;
Timarchi, Somayeh ;
Kavehei, Omid .
INTEGRATION-THE VLSI JOURNAL, 2009, 42 (04) :457-467
[39]   An Innovative Low Power Full Adder Design in Nano Technology Based Quantum Dot Cellular Automata [J].
Kassa, Sankit R. ;
Nagaria, R. K. .
JOURNAL OF LOW POWER ELECTRONICS, 2016, 12 (02) :107-111
[40]   Design of a Scalable Low-Power 1-Bit Hybrid Full Adder for Fast Computation [J].
Hasan, Mehedi ;
Hossein, Md. Jobayer ;
Hossain, Mainul ;
Zaman, Hasan U. ;
Islam, Sharnali .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (08) :1464-1468