Low Power 16-T CMOS Full Adder Design

被引:0
作者
Borude, Pravin V. [1 ]
Agrawal, Sushma S. [1 ]
机构
[1] Govt Engn Coll, Dept Elect & Telecommun Engn, Aurangabad, Maharashtra, India
来源
PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS) | 2018年
关键词
Full Adder; 4-bit Adder; Multiplier; ADS; Cadence;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents 16-T Full Adder Design in 0.13 um CMOS Process. The CMOS topology have ultimate zero static loss. The purpose of the introduced design is to reduce the cheap area by using less number of transistors and optimization of power as compare to conventional transistor. The conventional method has 28 Transistor whereas the proposed Design has 16 transistor. Which makes demotion in utilization of power. Simulations show a marked power reduction over conventional 28-T Hybrid and 28-T Static designs in same technology. The conventional adder dissipate 420 mu W whereas the 16-T dissipate 284 mu W. The circuit is simulated in Advanced Design System and laid out in Cadence Layout XL for comparison of layout size. The cheap area 8308 mu m(2).
引用
收藏
页码:1130 / 1134
页数:5
相关论文
共 50 条
  • [1] Design Topologies For Low Power Cmos Full Adder
    Devadas, M.
    Kishore, K. Lal
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2017), 2017, : 493 - 496
  • [2] Design of Low Power Full Adder Circuits Using CMOS Technique
    Shete, Deepgandha
    Askhedkar, Anuja
    2019 3RD INTERNATIONAL CONFERENCE ON RECENT DEVELOPMENTS IN CONTROL, AUTOMATION & POWER ENGINEERING (RDCAPE), 2019, : 293 - 296
  • [3] Low Power TG Full Adder Design Using CMOS Nano Technology
    Sharma, Anjali
    Singh, Richa
    Mehra, Rajesh
    2012 2ND IEEE INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND GRID COMPUTING (PDGC), 2012, : 210 - 213
  • [4] A low-power bootstrapped CMOS full adder
    Hernández, MA
    Aranda, ML
    2005 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL & ELECTRONICS ENGINEERING (ICEEE), 2005, : 243 - 246
  • [5] OPTIMIZED LOW POWER FULL ADDER DESIGN
    Thenmozhi, V.
    Muthaiah, R.
    2017 INTERNATIONAL CONFERENCE ON NETWORKS & ADVANCES IN COMPUTATIONAL TECHNOLOGIES (NETACT), 2017, : 86 - 89
  • [6] A Low-Power High-Speed 16T 1-Bit Hybrid Full Adder
    Agrawal, Priya
    Raghuvanshi, D. K.
    Gupta, M. K.
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 348 - 352
  • [7] Novel Low Power Full Adder Cells in 180nm CMOS Technology
    Wang, Dan
    Yang, Maofeng
    Cheng, Wu
    Guan, Xuguang
    Zhu, Zhangming
    Yang, Yintang
    ICIEA: 2009 4TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-6, 2009, : 425 - 428
  • [8] Low Power Full Adder Using 8T Structure
    Bazzazi, Amin
    Mahini, Alireza
    Jelini, Jelveh
    INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTIST, IMECS 2012, VOL II, 2012, : 1190 - 1194
  • [9] On the design of low power 1-bit full adder cell
    Maeen, Mehrdad
    Foroutan, Vahid
    Navi, Keivan
    IEICE ELECTRONICS EXPRESS, 2009, 6 (16): : 1148 - 1154
  • [10] Design of two Low-Power full adder cells using GDI structure and hybrid CMOS logic style
    Foroutan, Vahid
    Taheri, MohammadReza
    Navi, Keivan
    Mazreah, Arash Azizi
    INTEGRATION-THE VLSI JOURNAL, 2014, 47 (01) : 48 - 61