共 50 条
- [1] Design Topologies For Low Power Cmos Full Adder PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2017), 2017, : 493 - 496
- [2] Design of Low Power Full Adder Circuits Using CMOS Technique 2019 3RD INTERNATIONAL CONFERENCE ON RECENT DEVELOPMENTS IN CONTROL, AUTOMATION & POWER ENGINEERING (RDCAPE), 2019, : 293 - 296
- [3] Low Power TG Full Adder Design Using CMOS Nano Technology 2012 2ND IEEE INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND GRID COMPUTING (PDGC), 2012, : 210 - 213
- [4] A low-power bootstrapped CMOS full adder 2005 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL & ELECTRONICS ENGINEERING (ICEEE), 2005, : 243 - 246
- [5] OPTIMIZED LOW POWER FULL ADDER DESIGN 2017 INTERNATIONAL CONFERENCE ON NETWORKS & ADVANCES IN COMPUTATIONAL TECHNOLOGIES (NETACT), 2017, : 86 - 89
- [6] A Low-Power High-Speed 16T 1-Bit Hybrid Full Adder 2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 348 - 352
- [7] Novel Low Power Full Adder Cells in 180nm CMOS Technology ICIEA: 2009 4TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-6, 2009, : 425 - 428
- [8] Low Power Full Adder Using 8T Structure INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTIST, IMECS 2012, VOL II, 2012, : 1190 - 1194
- [9] On the design of low power 1-bit full adder cell IEICE ELECTRONICS EXPRESS, 2009, 6 (16): : 1148 - 1154