A Synthesizable Serial Link for Point-to-Point Communication in SoC/NoC

被引:0
作者
Assaad, Maher [1 ]
Harb, Adnan [2 ]
机构
[1] Ajman Univ, Dept Elect Engn, Ajman, U Arab Emirates
[2] Int Univ Beirut, Dept Elect & Elect Engn, Beirut, Lebanon
来源
2017 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM) | 2017年
关键词
Low-power serial link; serializer/deserializer (SerDes); quarter-rate clock and data recovery (CDR);
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an only hardware description language (HDL)-based serial link (SerDes) design that has been synthesized on Altera DE2-70 FPGA board as a quick proof of concept for validation purpose. Though some blocks are adopted from their analog counterpart however the entire architecture has been implemented using the Verilog language, hence requires no analog or off-chip components and exhibit better power efficiency and jitter but lower data rate. Furthermore, being an HDL-based design makes it easy to implement as an IC and suitable for certain applications such as multicore and NoC architectures. Key circuit blocks include a built-in PRBS generator for testing purpose, a clock generation circuit, and a quarter-rate clock and data recovery (CDR) circuit. Including FPGA's peripherals, the proposed link achieves a power efficiency of 5.79 pW/b/s and a bit error rate (BER) lower than 10-12, and operates continuously over the range of 167.32 Mb/s to 193.6 Mb/s.
引用
收藏
页码:13 / 16
页数:4
相关论文
共 14 条
[1]   Design of an All-Digital Synchronized Frequency Multiplier Based on a Dual-Loop (D/FLL) Architecture [J].
Assaad, Maher ;
Alser, Mohammed H. .
VLSI DESIGN, 2012,
[2]  
Assaad Maher, 2013, J LOW POWER ELECT, V9
[3]   A 28-Gb/s 4-Tap FFE/15-Tap DFE Serial Link Transceiver in 32-nm SOI CMOS Technology [J].
Bulzacchelli, John F. ;
Menolfi, Christian ;
Beukema, Troy J. ;
Storaska, Daniel W. ;
Hertle, Juergen ;
Hanson, David R. ;
Hsieh, Ping-Hsuan ;
Rylov, Sergey V. ;
Furrer, Daniel ;
Gardellini, Daniele ;
Prati, Andrea ;
Morf, Thomas ;
Sharma, Vivek ;
Kelkar, Ram ;
Ainspan, Herschel A. ;
Kelly, William R. ;
Chieco, Leonard R. ;
Ritter, Glenn A. ;
Sorice, John A. ;
Garlett, Jon D. ;
Callan, Robert ;
Braendli, Matthias ;
Buchmann, Peter ;
Kossel, Marcel ;
Toifl, Thomas ;
Friedman, Daniel J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (12) :3232-3248
[4]  
Chen Fan-Ta, 2016, IEEE T CIRCUITS SY 1, V63
[5]  
de Peslouan POL, 2011, IEEE INT SYMP CIRC S, P482
[6]  
Francese Pier Andrea, 2014, IEEE J SOLID STATE C, V49
[7]   Jitter and phase noise in ring oscillators [J].
Hajimiri, A ;
Limotyrakis, S ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (06) :790-804
[8]  
Harwood M., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P326, DOI 10.1109/ISSCC.2012.6177032
[9]   MOS current mode circuits: Analysis, design, and variability [J].
Hassan, H ;
Anis, M ;
Elmasry, M .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (08) :885-898
[10]   A 40 Gb/s Multi-Data-Rate CMOS Transmitter and Receiver Chipset With SFI-5 Interface for Optical Transmission Systems [J].
Kaeriyama, Shunichi ;
Amamiya, Yasushi ;
Noguchi, Hidemi ;
Yamazaki, Zin ;
Yamase, Tomoyuki ;
Hosoya, Kenichi ;
Okamoto, Minoru ;
Tomari, Shiro ;
Yamaguchi, Hiroshi ;
Shoda, Hiroaki ;
Ikeda, Hironobu ;
Tanaka, Shinji ;
Takahashi, Tsugio ;
Ohhira, Risato ;
Noda, Arihide ;
Hijioka, Ken'ichiro ;
Tanabe, Akira ;
Fujita, Sadao ;
Kawahara, Nobuhiro .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) :3568-3579