A balanced capacitive threshold-logic gate

被引:9
作者
López-García, J [1 ]
Fernández-Ramos, J [1 ]
Gago-Bohórquez, AG [1 ]
机构
[1] Univ Malaga, Dept Elect, E-29071 Malaga, Spain
关键词
threshold logic; threshold gate; digital design; neural networks;
D O I
10.1023/B:ALOG.0000031434.48142.a3
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper a new threshold gate is proposed. Its main characteristics are high fan-in (128-inputs), low delay time (8.35 ns), low power consumption (< 400 mu W) and optimal implementation of any threshold function. The gate can evaluate multiple input vectors in the same evaluation phase with only one clock signal. Synchronous (pipe-line) and asynchronous operations are possible, which makes it very suitable to implement logic designs with reduced depth. HSPICE simulations and simulation with files extracted from a layout in 0.6 mu m double-poly CMOS technology are presented, showing the validity of the proposed gate.
引用
收藏
页码:61 / 69
页数:9
相关论文
共 15 条
  • [1] [Anonymous], 1959, P INT S SWITCH
  • [2] Low-power CMOS threshold-logic gate
    Avedillo, MJ
    Quintana, JM
    Rueda, A
    Jimenez, E
    [J]. ELECTRONICS LETTERS, 1995, 31 (25) : 2157 - 2159
  • [3] Hatirnaz I., 1999, ISCAS99 1999 IEEE IN
  • [4] HURST SL, 1969, RADIO ELECT ENG, P339
  • [5] KRUMMENACHER F, 1981, IEEE ELECT LETT, V17, P170
  • [6] TTL COMPATIBLE THRESHOLD GATE
    LARSON, AL
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1973, SC-8 (06) : 470 - 471
  • [7] A compact high-speed (31,5) parallel counter circuit based on capacitive threshold-logic gates
    Leblebici, Y
    Ozdemir, H
    Kepkep, A
    Cilingiroglu, U
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (08) : 1177 - 1183
  • [8] Muroga S., 1971, THRESHOLD LOGIC ITS
  • [9] A capacitive threshold-logic gate
    Ozdemir, H
    Kepkep, A
    Pamir, B
    Leblebici, Y
    Cilingiroglu, U
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (08) : 1141 - 1150
  • [10] A threshold logic gate based on clocked coupled inverters
    Ramos, JF
    Lopez, JAH
    Martin, MJ
    Tejero, JC
    Gago, A
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 84 (04) : 371 - 382