Variation-Tolerant Write Completion Circuit for Variable-Energy Write STT-RAM Architecture

被引:7
作者
Park, Jaeyoung [1 ]
Zheng, Tianhao [1 ]
Erez, Mattan [1 ]
Orshansky, Michael [1 ]
机构
[1] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
关键词
Memory; process variation; spin-torque-transfer magnetic RAM; variable-energy write; MEMORY;
D O I
10.1109/TVLSI.2015.2449739
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we demonstrate an energy-reduction strategy that overcomes the stochastic switching characteristics of the spin-torque-transfer magnetic-RAM (STT-RAM) write operation and propose a write completion circuit needed for it. In contrast to the traditional worst case approach, which fixes the write duration for all cells, the proposed write technique terminates the write pulse after a write process finishes by monitoring the state of a cell. Since the average write duration is far shorter than the worst case duration, the average write energy is significantly reduced by the proposed architecture. We developed a write completion circuit for state change detection and bitline termination, and evaluated it using a compact STT-RAM model targeting an implementation in a 16-nm technology node. We also developed a variation-tolerant version of the design specifically suited for handling significant variation in process parameters for both FETs and magnetic tunnel junctions (MTJs), and the low value of tunnel magnetoresistance of practical MTJs. Analysis indicates that at the required write-error rate, the proposed architecture reduces write energy by 36%-97% compared with the conventional designs relying on the worst case approach.
引用
收藏
页码:1351 / 1360
页数:10
相关论文
共 23 条
[1]  
[Anonymous], 2012, IEEE S VLSI CIRC DIG
[2]  
[Anonymous], P IEEE IEDM DEC
[3]  
[Anonymous], P IEEE INT EL DEV M
[4]  
Bi XY, 2012, ICCAD-IEEE ACM INT, P88
[5]   A 130 nm 1.2 V/3.3 V 16 Kb Spin-Transfer Torque Random Access Memory With Nondestructive Self-Reference Sensing Scheme [J].
Chen, Yiran ;
Li, Hai ;
Wang, Xiaobin ;
Zhu, Wenzhong ;
Xu, Wei ;
Zhang, Tong .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (02) :560-573
[6]   Spin-transfer torque switching in magnetic tunnel junctions and spin-transfer torque random access memory [J].
Diao, Zhitao ;
Li, Zhanjie ;
Wang, Shengyuang ;
Ding, Yunfei ;
Panchula, Alex ;
Chen, Eugene ;
Wang, Lien-Chang ;
Huai, Yiming .
JOURNAL OF PHYSICS-CONDENSED MATTER, 2007, 19 (16)
[7]   Storage-class memory: The next storage system technology [J].
Freitas, R. F. ;
Wilcke, W. W. .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (4-5) :439-447
[8]  
Hosomi M, 2005, INT EL DEVICES MEET, P473
[9]   Time-Resolved Switching Characteristic in Magnetic Tunnel Junction with Spin Transfer Torque Write Scheme [J].
Iga, Fumitaka ;
Yoshida, Yasuhiro ;
Ikeda, Shoji ;
Hanyu, Takahiro ;
Ohno, Hideo ;
Endoh, Tetsuo .
JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (02)
[10]  
Keeth B., 2007, DRAM CIRCUIT DESIGN, V13