Pre-silicon Memory Validation

被引:0
|
作者
Yih, Lim Kae [1 ]
Chun, Ch'ng Pei [1 ]
Yee, Lee Ching [1 ]
Mikhail, Moiseev [1 ]
Yin, Ngo Seow [1 ]
Chong, Ang Boon [1 ]
Beng, Koay Say [1 ]
机构
[1] Intel, Santa Clara, CA 95054 USA
来源
2022 IEEE 5TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION ENGINEERING, ICECE | 2022年
关键词
Pre-silicon; Memory Validation; ASIC;
D O I
10.1109/ICECE56287.2022.10048647
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For memory design, it will go through a series of quality assurance checks to validate the completeness of the collaterals before releasing to production usage. The quality check for memory collateral is similar to the quality check done within standard cell collaterals. The issue with memory collateral validation is the IP coverage, as memory instantiation is manual, unlike standard cell instantiation is handled by the EDA tool automatically. Hence, for memory design, the permutation of memory cells instantiation, the permutation of placement within the same type of memory IP and across memory IP types as well as exhaustive coverage of memory collateral from timing, layout, noise, functional model and reliability model are always the question unanswered, prior production release. Prior production release of memory collateral, limited memory instantiation is done based on design instantiation, such as application processing unit (APU) design blocks, digital signal processing (DSP) design block, graphic processing unit (GPU) design blocks as well as central processing unit (CPU) design blocks. For other hardmacro IPs such as GPIO or SERDES, the IP coverage is not a concern as the IP variant is limited. This paper will share the general-purpose memory design for the memory compiler's pre-silicon validation that addresses the above concerns. Hopefully, the sharing will benefit the design community.
引用
收藏
页码:154 / 158
页数:5
相关论文
共 50 条
  • [1] Pre-silicon validation of IPF memory ordering for multi-core processors
    Kim, Soohong P.
    MTV 2005: Sixth International Workshop on Micropressor Test and Verification: Common Challenges and Solutions, Proceedings, 2006, : 105 - 110
  • [2] Towards a Unified Framework for Pre-Silicon Validation
    Kannavara, Raghudeep
    2013 FOURTH INTERNATIONAL CONFERENCE ON INFORMATION, INTELLIGENCE, SYSTEMS AND APPLICATIONS (IISA 2013), 2013, : 140 - 146
  • [3] Bridging Pre-Silicon Verification and Post-Silicon Validation
    Nahir, Amir
    Ziv, Avi
    Galivanche, Rajesh
    Hu, Alan
    Abramovici, Miron
    Bentley, Bob
    Bertacco, Valeria
    Camilleri, Albert
    Foster, Harry
    Kapoor, Shakti
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 94 - 95
  • [4] Pre-Silicon Security Verification and Validation: A Formal Perspective
    Guo, Xiaolong
    Dutta, Raj Gautam
    Jin, Yier
    Farahmandi, Farimah
    Mishra, Prabhat
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [5] A Unified Methodology for Pre-Silicon Verification and Post-Silicon Validation
    Adir, Allon
    Copty, Shady
    Landa, Shimon
    Nahir, Amir
    Shurek, Gil
    Ziv, Avi
    Meissner, Charles
    Schumann, John
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1590 - 1595
  • [6] A Method to Leverage Pre-Silicon Collateral and Analysis for Post-Silicon Testing and Validation
    Miller, Gary
    Bhattarai, Bandana
    Hsu, Yu-Chin
    Dutt, Jay
    Chen, Xi
    Bakewell, George
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 575 - 578
  • [7] Pre-Silicon Bug Forecast
    Guo, Qi
    Chen, Tianshi
    Chen, Yunji
    Wang, Rui
    Chen, Huanhuan
    Hu, Weiwu
    Chen, Guoliang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (03) : 451 - 463
  • [8] Nonvolatile Memory Pre-Silicon Power Loss Test Using FPGA
    Hasan, Qamrul
    Ise, Yuichi
    Okada, Shinsuke
    Pan Lijun
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1294 - 1296
  • [9] A Case Study: Pre-Silicon SoC RAS Validation for NoC Server Processor
    Kan, Senwen
    Lam, Matthew
    Porter, Tyler
    Dworak, Jennifer
    2016 17TH INTERNATIONAL WORKSHOP ON MICROPROCESSOR AND SOC TEST AND VERIFICATION (MTV), 2016, : 19 - 24
  • [10] Ensuring dependable processor performance: an experience report on pre-silicon performance validation
    Bose, P
    INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2001, : 481 - 486