A 2.5-V, 12-b, 5-Msample/s pipelined CMOS ADC

被引:92
作者
Yu, PC [1 ]
Lee, HS [1 ]
机构
[1] MIT,DEPT ELECT ENGN & COMP SCI,CAMBRIDGE,MA 02139
基金
美国国家科学基金会;
关键词
D O I
10.1109/4.545805
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A set of power minimization techniques is proposed for pipelined ADC's, These techniques include commutating feedback-capacitors, sharing of the op-amp between the adjacent stages of the pipeline, reusing the first stage of the op-amp as comparator pre-amp, and exploiting parasitic capacitors for common-mode feedback, This set of low-power design techniques is incorporated in an experimental chip fabricated in a 1.2-mu m, double-poly, double-metal CMOS process, At 12-b 5-Msample/s, the chip dissipates 33 mW of power from a 2.5-V analog supply while achieving a maximum differential nonlinearity (DNL) of -0.78 and +0.63 least-significant bits (LSB) with a peak signal-to-noise ratio (SNR) of 67.6 dB.
引用
收藏
页码:1854 / 1861
页数:8
相关论文
共 10 条
[1]   A 10-B, 20 M-SAMPLE/S, 35-MW PIPELINE A/D CONVERTER [J].
CHO, TB ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) :166-172
[2]  
KARANICOLAS AN, 1994, THESIS MIT
[3]   A PIPELINED 5-MSAMPLE/S 9-BIT ANALOG-TO-DIGITAL CONVERTER [J].
LEWIS, SH ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) :954-961
[4]   A 13-B 2.5-MHZ SELF-CALIBRATED PIPELINED A/D CONVERTER IN 3-MU-M CMOS [J].
LIN, YM ;
KIM, B ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (04) :628-636
[5]   EFFICIENT CIRCUIT CONFIGURATIONS FOR ALGORITHMIC ANALOG-TO-DIGITAL CONVERTERS [J].
NAGARAJ, K .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1993, 40 (12) :777-785
[6]   AN EXPERIMENTAL 1.5-V 64-MB DRAM [J].
NAKAGOME, Y ;
TANAKA, H ;
TAKEUCHI, K ;
KUME, E ;
WATANABE, Y ;
KAGA, T ;
KAWAMOTO, Y ;
MURAI, F ;
IZAWA, R ;
HISAMOTO, D ;
KISU, T ;
NISHIDA, T ;
TAKEDA, E ;
ITOH, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (04) :465-472
[7]   A 12-BIT 1-MSAMPLE/S CAPACITOR ERROR-AVERAGING PIPELINED A/D CONVERTER [J].
SONG, BS ;
TOMPSETT, MF ;
LAKSHMIKUMAR, KR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (06) :1324-1333
[8]  
YANG J, 1996, IEEE CUST INT CIRC C
[9]   A PIPELINED A/D CONVERSION TECHNIQUE WITH NEAR-INHERENT MONOTONICITY [J].
YU, PC ;
LEE, HS .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (07) :500-502
[10]  
YU PCW, 1996, THESIS MIT