Replacement Metal Gate/High-k Last Technology for Aggressively Scaled Planar and FinFET-based Devices

被引:10
作者
Veloso, A. [1 ]
Lee, J. W. [1 ]
Simoen, E. [1 ]
Ragnarsson, L. -A. [1 ]
Arimura, H. [1 ]
Cho, M. J. [1 ]
Boccardi, G. [1 ]
Thean, A. [1 ]
Horiguchi, N. [1 ]
机构
[1] IMEC, B-3001 Leuven, Belgium
来源
DIELECTRICS FOR NANOSYSTEMS 6: MATERIALS SCIENCE, PROCESSING, RELIABILITY, AND MANUFACTURING | 2014年 / 61卷 / 02期
关键词
LOW-FREQUENCY NOISE; CHARACTERISTIC VARIABILITY; GATE; CMOS; BEHAVIOR; SILICON;
D O I
10.1149/06102.0225ecst
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
This work reports on aggressively scaled replacement metal gate, high-k last (RMG-HKL) planar and FinFET-based devices using a novel effective work function (EWF) engineering approach which relies on controlled diffusion mechanisms in the gate stack and enables wide V-T modulation [>500 mV Delta V-T in narrow-fin (W-Fin >= 5 nm), triple-gate FinFETs], with no EOT nor J(G) penalty, improved mobility and reliability, excellent mismatch performance, up to similar to 6.3x reduced noise, and minimized parasitic gate resistance. Additionally, we present a thorough evaluation of the impact of post high-k deposition thermal (PDA) and plasma (SF6) treatments for planar vs. FinFET devices with different Si crystal orientations, providing a deeper insight into underlying degradation mechanisms. SF6 enables improved mobility and reduced interface trapped charge density (N-it), helping to mitigate the impact of fin patterning and fin sidewall crystal orientations, while allowing a simplified dual-EWF metal CMOS scheme suitable for both device architectures. PDA results in substantially improved reliability behavior due to bulk defects reduction.
引用
收藏
页码:225 / 235
页数:11
相关论文
共 32 条
[1]  
Auth C., 2012, 2012 IEEE Symposium on VLSI Technology, P131, DOI 10.1109/VLSIT.2012.6242496
[2]  
Boccardi G., 2012, SOL STAT DEV MAT, P723
[3]   Low frequency noise characterization of 0.25 mu m Si CMOS transistors [J].
Boutchacha, T ;
Ghibaudo, G ;
Guegan, G ;
Haond, M .
JOURNAL OF NON-CRYSTALLINE SOLIDS, 1997, 216 :192-197
[4]   Insight Into N/PBTI Mechanisms in Sub-1-nm-EOT Devices [J].
Cho, Moonju ;
Lee, Jae-Duk ;
Aoulaiche, Marc ;
Kaczer, Ben ;
Roussel, Philippe ;
Kauerauf, Thomas ;
Degraeve, Robin ;
Franco, Jacopo ;
Ragnarsson, Lars-Ake ;
Groeseneken, Guido .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (08) :2042-2048
[5]   IMPROVED ANALYSIS OF LOW-FREQUENCY NOISE IN FIELD-EFFECT MOS-TRANSISTORS [J].
GHIBAUDO, G ;
ROUX, O ;
NGUYENDUC, C ;
BALESTRA, F ;
BRINI, J .
PHYSICA STATUS SOLIDI A-APPLIED RESEARCH, 1991, 124 (02) :571-581
[6]   Simultaneous extraction of recoverable and permanent components contributing to bias-temperature instability [J].
Grasser, T. ;
Kaczer, B. ;
Hehenberger, R. ;
Goes, W. ;
O'Connor, R. ;
Reisinger, H. ;
Gustin, W. ;
Schluender, C. .
2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, :801-+
[7]   Silicon CMOS devices beyond scaling [J].
Haensch, W. ;
Nowak, E. J. ;
Dennard, R. H. ;
Solomon, P. M. ;
Bryant, A. ;
Dokumaci, O. H. ;
Kumar, A. ;
Wang, X. ;
Johnson, J. B. ;
Fischetti, M. V. .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (4-5) :339-361
[8]  
HINKLE CL, 2010, IEEE VLSI, P183
[9]   A UNIFIED MODEL FOR THE FLICKER NOISE IN METAL OXIDE-SEMICONDUCTOR FIELD-EFFECT TRANSISTORS [J].
HUNG, KK ;
KO, PK ;
HU, CM ;
CHENG, YC .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (03) :654-665
[10]  
Hyun S., 2011, 2011 IEEE Symposium on VLSI Technology. Digest of Technical Papers, P32