High performance low cost implementation of FPGA-based fractional-order operators

被引:0
作者
Jiang, Cindy X. [1 ]
Hartley, Tom T. [1 ]
Carletta, Joan E. [1 ]
机构
[1] Univ Akron, Dept ECE, Akron, OH 44325 USA
来源
PROCEEDINGS OF THE ASME INTERNATIONAL DESIGN ENGINEERING TECHNICAL CONFERENCES AND COMPUTERS AND INFORMATION IN ENGINEERING CONFERENCE, VOL 6, PTS A-C | 2005年
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Hardware implementation of fractional-order differentiators and integrators requires careful consideration of issues of system quality, hardware cost, and speed. This paper proposes using field programmable gate arrays (FPGAs) to implement fractional-order systems, and demonstrates the advantages that FPGAs provide. As an illustration, the fundamental operator s to a real power is approximated via the binomial expansion of the backward difference. The resulting high-order FIR filter is implemented in a pipelined multiplierless architecture on a low-cost Spartan-3 FPGA. Unlike common digital implementations in which all filter coefficients have the same word length, this approach exploits variable word length for each coefficient. Our system requires twenty percent less hardware than a system of comparable quality generated by Xilinx's System Generator on its most area-efficient multiplierless setting. The work shows an effective way to implement a high quality, high throughput approximation to a fractional-order system, while maintaining less cost than traditional FPGA-based designs.
引用
收藏
页码:1555 / 1561
页数:7
相关论文
共 50 条
[41]   Initialization of Fractional-Order Operators and Fractional Differential Equations [J].
Lorenzo, Carl F. ;
Hartley, Tom T. .
JOURNAL OF COMPUTATIONAL AND NONLINEAR DYNAMICS, 2008, 3 (02)
[42]   FPGA-based Floating Point Fractional Order Image Edge Detection [J].
Moustafa, Omar H. ;
Ismail, Samar M. .
2019 15TH INTERNATIONAL COMPUTER ENGINEERING CONFERENCE (ICENCO 2019), 2019, :91-94
[43]   Achieving high performance with FPGA-based computing [J].
Herbordt, Martin C. ;
VanCourt, Tom ;
Gu, Yongfeng ;
Sukhwani, Bharat ;
Conti, Al ;
Model, Josh ;
DiSabello, Doug .
COMPUTER, 2007, 40 (03) :50-+
[44]   High performance FPGA-based image correlation [J].
Lindoso, Almudena ;
Entrena, Luis .
JOURNAL OF REAL-TIME IMAGE PROCESSING, 2007, 2 (04) :223-233
[45]   High performance FPGA-based image correlation [J].
Almudena Lindoso ;
Luis Entrena .
Journal of Real-Time Image Processing, 2007, 2 :223-233
[46]   Fractional-Order Image Edge Detector on FPGA [J].
Helmy, Amr H. ;
Ismail, Samar M. .
2018 30TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2018, :339-342
[47]   Design and Implementation of an FPGA-Based High Performance ASIC for Open Loop PWM Inverter [J].
Nandhakumar, P. ;
Jeevananthan, S. ;
Dananjayan, P. .
INDIA INTERNATIONAL CONFERENCE ON POWER ELECTRONIC S, 2006, :349-+
[48]   Design and FPGA-based Implementation of a High Performance 32-bit DSP Processor [J].
Ferdous, Tasnim .
2012 15TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2012, :484-489
[49]   Implementation of an FPGA-Based Motor Control with Low Resource Utilization [J].
Aydogmus, Omur ;
Boztas, Gullu .
2019 4TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND THEIR APPLICATIONS (ICPEA), 2019,
[50]   A novel fractional-order chaotic system with specific topology: from proposing to FPGA implementation [J].
Bayani, Atiyeh ;
Jafari, Mohammad Ali ;
Rajagopal, Karthikeyan ;
Jiang, Haibo ;
Jafari, Sajad .
EUROPEAN PHYSICAL JOURNAL-SPECIAL TOPICS, 2017, 226 (16-18) :3729-3745