3D-LSI technology for image sensor

被引:29
作者
Motoyoshi, Makoto [1 ]
Koyanagi, Mitsumasa [1 ,2 ]
机构
[1] ZyCube Co Ltd, Tokyo Inst Technol E207, Midori Ku, Kanagawa 2268510, Japan
[2] Tohoku Univ, Aoba Ku, Sendai, Miyagi 808578, Japan
关键词
Manufacturing; Photon detectors for UV; visible and IR photons (vacuum) (photomultipliers; HPDs; others);
D O I
10.1088/1748-0221/4/03/P03009
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Recently, the development of three-dimensional large-scale integration (3D-LSI) technologies has accelerated and has advanced from the research level or the limited production level to the investigation level, which might lead to mass production. By separating 3D-LSI technology into elementary technologies such as (1) through silicon via (TSV) formation, (2) bump formation, (3) wafer thinning, (4) chip/wafer alignment, and (5) chip/wafer stacking and reconstructing the entire process and structure, many methods to realize 3D-LSI devices can be developed. However, by considering a specific application, the supply chain of base wafers, and the purpose of 3D integration, a few suitable combinations can be identified. In this paper, we focus on the application of 3D-LSI technologies to image sensors. We describe the process and structure of the chip size package (CSP), developed on the basis of current and advanced 3D-LSI technologies, to be used in CMOS image sensors. Using the current LSI technologies, CSPs for 1.3 M, 2 M, and 5 M pixel CMOS image sensors were successfully fabricated without any performance degradation. 3D-LSI devices can be potentially employed in high-performance focal-plane-array image sensors. We propose a high-speed image sensor with an optical fill factor of 100% to be developed using next-generation 3D-LSI technology and fabricated using micro(mu)-bumps and micro(mu)-TSVs.
引用
收藏
页数:13
相关论文
共 25 条
[1]  
BONKOHARA M, 1999, P 6 ANN KGD IND WORK
[2]  
Bonkohara M., 2007, MATER RES SOC S P, V970, P35
[3]  
CARSON F, 2007, C 3 D ARCH SEM INT P
[4]   DESIGN OF ION-IMPLANTED MOSFETS WITH VERY SMALL PHYSICAL DIMENSIONS [J].
DENNARD, RH ;
GAENSSLEN, FH ;
YU, HN ;
RIDEOUT, VL ;
BASSOUS, E ;
LEBLANC, AR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1974, SC 9 (05) :256-268
[5]  
Fazzi A, 2005, IEEE CUST INTEGR CIR, P101
[6]   New three-dimensional integration technology based on reconfigured wafer-on-wafer bonding technique [J].
Fukushima, Takafumi ;
Kikuchi, Hirokazu ;
Yamada, Yusuke ;
Konno, Takayuki ;
Liang, Jun ;
Sasaki, Keiichi ;
Inamura, Kiyoshi ;
Tanaka, Tetsu ;
Koyanagi, Mitsumasa .
2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, :985-988
[7]  
HABA B, 2007, C 3 D ARCH SEM INT P
[8]  
KANDA K, 2003, IEEE ISSCC FEB, P142
[9]  
KEAST C, 2007, INT 3D SYST INT C
[10]  
KOYANAGI M, 1989, 8 S FUT EL DEV, P50