A 1.5 mW Programmable Acoustic Signal Processor for Hearing Assistive Devices With Speech Intelligibility Enhancement

被引:7
作者
Lin, Yung-Jen [1 ,2 ]
Lee, Yu-Chi [3 ]
Liu, Hao-Min [4 ,5 ]
Chiueh, Herming [6 ]
Chi, Tai-Shih [6 ]
Yang, Chia-Hsiang [7 ,8 ]
机构
[1] Natl Chiao Tung Univ, Inst Biomed Engn, Hsinchu 300, Taiwan
[2] Mediatek, Hsinchu 30078, Taiwan
[3] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[4] Natl Chiao Tung Univ, Inst Elect Engn, Hsinchu 300, Taiwan
[5] Acad Sinica, Taipei 115024, Taiwan
[6] Natl Chiao Tung Univ, Dept Elect & Comp Engn, Hsinchu 300, Taiwan
[7] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
[8] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
Signal processing algorithms; Auditory system; Acoustics; Speech enhancement; Dogs; Ear; Assistive devices; Hearing assitive device; digital signal processing (DSP); speech intelligibility enhancement; CMOS integrated circuits; low-power VLSI; SPECTRAL CHANGE ENHANCEMENT; NOISE; QUALITY;
D O I
10.1109/TCSI.2020.3001160
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power, programmable acoustic signal processor for hearing assistive devices with speech intelligibility enhancement. The reprogrammable design provides considerable flexibility for the devices to deal with personal conditions of hearing loss. A spectral-change enhancement (SCE) algorithm is implemented to improve speech intelligibility. The power consumption is minimized by adding dedicated hardware accelerators. The short-time objective intelligibility (STOI) measure is utilized for optimizing the datapath architecture. Optimization on the critical MAC operations results in 34% power and area reductions when compared to the direct-mapped design. A 50% reduction in SRAM storage is also achieved owing to the reduced memory storage for the associated MAC operations. With the aid of the optimized MAC unit and data buffer, the overall execution time is reduced by 99.2%. Designed in a 40-nm CMOS technology, the processor integrates 431k gates in area of 0.3 mm(2). The design dissipates 1.5 mW at a clock frequency of 10.5 MHz from a 0.7V supply, with a processing latency of 1.05 ms.
引用
收藏
页码:4984 / 4993
页数:10
相关论文
共 33 条
[1]  
[Anonymous], 1969, IEEE T ACOUST SPEECH, VAU17, P225
[2]   SUPPRESSION OF ACOUSTIC NOISE IN SPEECH USING SPECTRAL SUBTRACTION [J].
BOLL, SF .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1979, 27 (02) :113-120
[3]  
Chen J, 2013, INT CONF ACOUST SPEE, P8643, DOI 10.1109/ICASSP.2013.6639353
[4]   Effect of spectral change enhancement for the hearing impaired using parameter values selected with a genetic algorithm [J].
Chen, Jing ;
Baer, Thomas ;
Moore, Brian C. J. .
JOURNAL OF THE ACOUSTICAL SOCIETY OF AMERICA, 2013, 133 (05) :2910-2920
[5]   Effect of enhancement of spectral changes on speech intelligibility and clarity preferences for the hearing impaired [J].
Chen, Jing ;
Baer, Thomas ;
Moore, Brian C. J. .
JOURNAL OF THE ACOUSTICAL SOCIETY OF AMERICA, 2012, 131 (04) :2987-2998
[6]   Eyeriss: An Energy-Efficient Reconfigurable Accelerator for Deep Convolutional Neural Networks [J].
Chen, Yu-Hsin ;
Krishna, Tushar ;
Emer, Joel S. ;
Sze, Vivienne .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (01) :127-138
[7]   BENEFITS OF DIGITAL HEARING-AIDS [J].
ENGEBRETSON, AM .
IEEE ENGINEERING IN MEDICINE AND BIOLOGY MAGAZINE, 1994, 13 (02) :238-248
[8]   Objective Quality and Intelligibility Prediction for Users of Assistive Listening Devices [J].
Falk, Tiago H. ;
Parsa, Vijay ;
Santos, Joao F. ;
Arehart, Kathryn ;
Hazrati, Oldooz ;
Huber, Rainer ;
Kates, James M. ;
Scollie, Susan .
IEEE SIGNAL PROCESSING MAGAZINE, 2015, 32 (02) :114-124
[9]   ALGORITHM FOR LINEARLY CONSTRAINED ADAPTIVE ARRAY PROCESSING [J].
FROST, OL .
PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1972, 60 (08) :926-&
[10]  
Fu SW, 2017, ASIAPAC SIGN INFO PR, P6, DOI 10.1109/APSIPA.2017.8281993