Computer Aided Partitioning for Design of Parallel Testable VLSI Systems

被引:0
|
作者
Jose, Deepa [1 ]
Kumar, P. Nirmal [1 ]
Saravakanthan, L. [1 ]
Dheeraj, R. [1 ]
机构
[1] Anna Univ, Coll Engn, Dept Elect & Commun, Chennai 600025, Tamil Nadu, India
关键词
parallel built-in-self-test; circuit partitioning; VLSI; design-for-test; computer-aided-design; CIRCUITS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Design automation is a challenge for tool designers, due to increasing complexity of building VLSI circuits with molecular and nano-scale precision. Recent emerging complex problems in the field of VLSI design can be easily solved through the divide and conquer approach using partitioning methods. Although, partitioning problem has major importance in the field of VLSI design automation, it is treated with a testing perspective in this paper. This facilitates to address the reliability and testability issues of VLSI systems during the early product development stages. An automated VLSI design tool for partitioning combinational CMOS circuits that can create parallel testable VLSI circuits, is developed and discussed. This computer aided tool can optimize the design constraints of test time and hardware overhead for design-for-testability (DFT) by an exploration of the solution search space. After partitioning and optimization, a considerable reduction in the length of test vectors is obtained.
引用
收藏
页码:1363 / 1366
页数:4
相关论文
共 50 条
  • [1] COMPUTER-AIDED-DESIGN OF IMPLANTABLE VLSI SYSTEMS
    KUHN, RH
    THAKOR, NV
    IEEE TRANSACTIONS ON BIOMEDICAL ENGINEERING, 1983, 30 (08) : 503 - 503
  • [2] Computer aided design of fault-tolerant VLSI systems
    Karri, R
    Hogstedt, K
    Orailoglu, A
    IEEE DESIGN & TEST OF COMPUTERS, 1996, 13 (03): : 88 - 96
  • [3] Software for parallel computing in computer aided design systems
    Ladogubets, V.V.
    Kharchenko, K.V.
    Izvestiya VUZ: Radioelektronika, 1999, (02): : 51 - 60
  • [4] Computer-aided design of mixed-technology VLSI systems
    Kang, SM
    Chen, JH
    2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 4 - 7
  • [5] COMPUTER-AIDED-DESIGN FOR VLSI CIRCUITS
    NEWTON, AR
    SANGIOVANNIVINCENTELLI, AL
    COMPUTER, 1986, 19 (04) : 38 - 60
  • [6] COMPUTER-AIDED-DESIGN OF VLSI CIRCUITS
    NEWTON, AR
    PROCEEDINGS OF THE IEEE, 1981, 69 (10) : 1189 - 1199
  • [7] COMPUTER-AIDED-DESIGN OF VLSI FIR FILTERS
    CAPPELLO, PR
    WU, CW
    PROCEEDINGS OF THE IEEE, 1987, 75 (09) : 1260 - 1271
  • [8] COMPUTER-AIDED-DESIGN FOR VLSI CIRCUIT MANUFACTURABILITY
    MALY, W
    PROCEEDINGS OF THE IEEE, 1990, 78 (02) : 356 - 392
  • [9] COMPUTER-AIDED-DESIGN SYSTEM FOR VLSI INTERCONNECTIONS
    ROZENBLIT, JW
    PRINCE, JL
    PALUSINSKI, OA
    WHIPPLE, TD
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 237 - 241
  • [10] COMPUTER-AIDED-DESIGN IN VLSI DEVICE DEVELOPMENT
    CHAM, KM
    OH, SY
    MOLL, JL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (02) : 495 - 500