Flexible-Assignment Calibration Technique for Mismatch-Constrained Digital-to-Analog Converters

被引:11
作者
Kim, Jintae [1 ]
Modjtahedi, Siamak [2 ]
Yang, Chih-Kong Ken [2 ]
机构
[1] Konkuk Univ, Dept Elect Engn, Seoul 143701, South Korea
[2] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
关键词
Calibration; current steering; digital to analog converter (DAC); flexible routing; number partitioning; DAC;
D O I
10.1109/TVLSI.2013.2279133
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a calibration technique for mismatch-constrained digital-to-analog converters (DACs). The architecture is based on a fully flexible unit current cell assignment. The calibration is performed in a highly digital manner and does not require adjustment of on-chip analog voltages. The method significantly improves low-frequency linearity of the DAC with low hardware overhead and is ideally applicable to low-frequency calibration or dc-trimming DACs. This paper proposes multitude of algorithms that seek to assign the unit cells to minimize the residual error along with tradeoffs between achievable accuracy and calibration complexity in the algorithms. To validate the proposed calibration method, a prototype current-steering DAC has been implemented in 90-nm/1.2 V CMOS technology. The implementation is highly regular, making it suitable for the restrictive design rules of deep sub micron process technologies. The experimental result shows that more than 3-b of linearity improvement is achieved by applying the proposed calibration technique, showing that substantial net area saving is possible in comparison with the brute-force sizing method.
引用
收藏
页码:1934 / 1944
页数:11
相关论文
共 18 条
  • [1] Speed and power scaling of SRAM's
    Amrutur, BS
    Horowitz, MA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) : 175 - 185
  • [2] Baseband and audio mixed-signal front-end IC for GSM/EDGE applications
    Baggini, Barbara
    Basedau, Philipp
    Becker, Rolf
    Bode, Peter
    Burdenski, Ralf
    Esfahani, Farzad
    Groeneweg, Willem
    Helfenstein, Markus
    Lampe, Alexander
    Ryter, Roland
    Stephan, Ralph
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1364 - 1379
  • [3] Phase transition and finite-size scaling for the integer partitioning problem
    Borgs, C
    Chayes, J
    Pittel, B
    [J]. RANDOM STRUCTURES & ALGORITHMS, 2001, 19 (3-4) : 247 - 288
  • [4] Borgs Christian., 2001, Proceedings of the 2001 ACM Symposium on the Theory of Computing, P330
  • [5] A self-trimming 14-b 100-MS/s CMOS DAC
    Bugeja, AR
    Song, BS
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) : 1841 - 1852
  • [6] A 14-bit 200-MHz current-steering DAC with switching-sequence post-adjustment calibration
    Chen, Tao
    Gielen, Georges G. E.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (11) : 2386 - 2394
  • [7] A SELF-CALIBRATION TECHNIQUE FOR MONOLITHIC HIGH-RESOLUTION D/A CONVERTERS
    GROENEVELD, DWJ
    SCHOUWENAARS, HJ
    TERMEER, HAH
    BASTIAANSEN, CAA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (06) : 1517 - 1522
  • [8] The easiest hard problem
    Hayes, B
    [J]. AMERICAN SCIENTIST, 2002, 90 (02) : 113 - 117
  • [9] A 300-MS/s 14-bit, digital-to-analog converter in logic CMOS
    Hyde, J
    Humes, T
    Diorio, C
    Thomas, M
    Figueroa, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (05) : 734 - 740
  • [10] Jackson G, 1999, DANCE MAG, V73, P99