Design and FPGA-based Implementation of a High Performance 32-bit DSP Processor

被引:0
|
作者
Ferdous, Tasnim [1 ]
机构
[1] Amer Int Univ Bangladesh, Dept Elect & Elect Engn, Dhaka, Bangladesh
关键词
DSP processor; FPGA; Pipelined; Single cycle MAC; Hazard Handling;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
To meet the faster processing demand in consumer electronics, performance efficient DSP processor design is important. This paper presents a novel design and FPGA-based implementation of a 32 bit DSP processor to achieve high performance gain for reduced instruction set DSP processors. The proposed design includes a hazard-optimized pipelined architecture and a dedicated single cycle integer MAC to enhance the processing speed. Performance of the designed processor is evaluated against existing similar reduced instruction set DSP processor (MUN DSP-2000). Synthesis results and performance analysis of each system building component confirmed a significant performance improvement in the proposed DSP processor over the compared one.
引用
收藏
页码:484 / 489
页数:6
相关论文
共 50 条
  • [41] Design, Implementation and Verification of 32-Bit ALU with VIO
    Devi, Dharmavaram Asha
    Sugun, Sai L.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2018), 2018, : 495 - 499
  • [42] A 32-BIT PROCESSOR ON A 16-BIT BUS
    BUDZINSKI, M
    CONTROL ENGINEERING, 1986, 33 (03) : 84 - 84
  • [43] HIGH-PERFORMANCE 32-BIT VLSI PROCESSOR FOR THE NEAX61E
    HAYASHI, T
    SAITA, Y
    OHNO, T
    MORITA, T
    YOSHIDA, S
    FUKUDA, T
    IKEDA, R
    NEC RESEARCH & DEVELOPMENT, 1988, (91): : 37 - 43
  • [44] 8-bit AES implementation in FPGA by multiplexing 32-bit AES operation
    Chang, Chi-Jeng
    Huang, Chi-Wu
    Taj, Hung-Yun
    Lin, Mao-Yuan
    PROCEEDINGS OF THE FIRST INTERNATIONAL SYMPOSIUM ON DATA, PRIVACY, AND E-COMMERCE, 2007, : 505 - +
  • [45] FPGA design, simulation and prototyping of a high speed 32-bit pipeline multiplier based on Vedic mathematics
    Abbasi, Shuja Ahmad
    Zulhelmi
    Alamoud, Abdul Rahman M.
    IEICE ELECTRONICS EXPRESS, 2015, 12 (16):
  • [46] ODiN: A 32-bit high performance VLIW DSP for software defined radio applications
    Lee, SE
    Jeong, YM
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (11) : 1780 - 1786
  • [47] Design of an SoC Based on 32-Bit RISC-V Processor with Low-Latency Lightweight Cryptographic Cores in FPGA
    Ma, Khai-Minh
    Le, Duc-Hung
    Pham, Cong-Kha
    Hoang, Trong-Thuc
    FUTURE INTERNET, 2023, 15 (05)
  • [48] Towards a RISC Instruction Set Architecture for the 32-bit VLIW DSP Processor Core
    Le-Huu, Khoi-Nguyen
    Ho, Diem
    Dinh-Duc, Anh-Vu
    Vu, Thanh T.
    2014 IEEE REGION 10 SYMPOSIUM, 2014, : 414 - 419
  • [49] A 32-bit DSP based backstepping motion control system
    Tan, Yaolong
    Chang, Jie
    2006 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, VOLS 1-7, 2006, : 2146 - +
  • [50] 32-bit high performance embedded microprocessor
    Qu Wenxin
    Fan Xiaoya
    Ying, Hu
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL III, 2007, : 196 - +