Design and FPGA-based Implementation of a High Performance 32-bit DSP Processor

被引:0
|
作者
Ferdous, Tasnim [1 ]
机构
[1] Amer Int Univ Bangladesh, Dept Elect & Elect Engn, Dhaka, Bangladesh
关键词
DSP processor; FPGA; Pipelined; Single cycle MAC; Hazard Handling;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
To meet the faster processing demand in consumer electronics, performance efficient DSP processor design is important. This paper presents a novel design and FPGA-based implementation of a 32 bit DSP processor to achieve high performance gain for reduced instruction set DSP processors. The proposed design includes a hazard-optimized pipelined architecture and a dedicated single cycle integer MAC to enhance the processing speed. Performance of the designed processor is evaluated against existing similar reduced instruction set DSP processor (MUN DSP-2000). Synthesis results and performance analysis of each system building component confirmed a significant performance improvement in the proposed DSP processor over the compared one.
引用
收藏
页码:484 / 489
页数:6
相关论文
共 50 条
  • [31] High performance 32-bit VLSI processor for the NEAX61E
    Hayashi, Takao
    Saita, Yasuaki
    Ohno, Toshiaki
    Morita, Takashi
    Yoshida, Shinji
    Fukuda, Takuma
    Ikeda, Renya
    NEC Research and Development, 1988, (91): : 37 - 43
  • [32] A reconfigurable architecture of a high performance 32-bit MAC unit for embedded DSP
    Ying, L
    Jie, C
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1285 - 1288
  • [33] MODULAR DESIGN OF A HIGH-PERFORMANCE 32-BIT MICROCONTROLLER
    SKRUHAK, R
    MCDERMOTT, M
    WISEMAN, C
    TABORN, M
    VAGLICA, J
    CARTER, E
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 709 - 712
  • [34] A low-power DSP-enhanced 32-bit EISC processor
    Kim, HG
    Oh, HC
    HIGH PERFORMANCE EMBEDDED ARCHITECTURES AND COMPILERS, PROCEEDINGS, 2005, 3793 : 302 - 316
  • [35] VLSI implementation of a high-performance 32-bit RISC microprocessor
    Li, X
    Ji, LW
    Shen, B
    Li, WH
    Zhang, QL
    2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, 2002, : 1458 - 1461
  • [36] Design and Implementation of Low Power Reservation Station of a 32-bit DLX-RISC processor
    Albuquerque, Nathaniel
    Prakash, Kritika
    Mehra, Anu
    Gaur, Nidhi
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE (ICIS), 2016, : 217 - 221
  • [37] FPGA-Based High-Speed Energy-Efficient 32-Bit Fixed-Point MAC Architecture for DSP Application in IoT Edge Computing
    Nagar, Mitul Sudhirkumar
    Patel, Sohan H.
    Engineer, Pinalkumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (14)
  • [38] Design of high-speed-pipelined execution unit of 32-bit RISC processor
    Islam, Shofiqul
    Chattopadhyay, Debanjan
    Das, Manoja Kumar
    Neelima, V.
    Sarkar, Rahul
    2006 ANNUAL IEEE INDIA CONFERENCE, 2006, : 164 - +
  • [39] FPGA-based implementation of a serial RSA processor
    Mazzeo, A
    Romano, L
    Saggese, GR
    Mazzocca, N
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 582 - 587
  • [40] A Novel Design and Implementation of 32-Bit Hybrid ALU
    Shirol, Suhas B.
    Ramakrishna, S.
    Shettar, Rajashekar B.
    COMPUTING AND NETWORK SUSTAINABILITY, 2019, 75