A 3.5 GHz Digital Fractional-N PLL Frequency Synthesizer Based on Ring Oscillator Frequency-to-Digital Conversion

被引:18
作者
Weltin-Wu, Colin [1 ]
Zhao, Guobi [2 ]
Galton, Ian [3 ]
机构
[1] Analog Devices Inc, San Jose, CA 95134 USA
[2] Spreadtrum, Shanghai 201203, Peoples R China
[3] Univ Calif San Diego, Dept Elect Engn, San Diego, CA 92093 USA
基金
美国国家科学基金会;
关键词
Digital PLL; fractional-N phase-locked loop; frequency synthesizer; frequency-to-digital conversion; PLL; PHASE-LOCKED LOOP; QUANTIZATION NOISE; BANDWIDTH; TIME; SUPPRESSION; MODULATOR; TDC; TRANSMITTER; CONVERTER; RECEIVER;
D O I
10.1109/JSSC.2015.2468712
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 3.5 GHz digital fractional-N PLL in 65 nm CMOS technology is presented that achieves phase noise and spurious tone performance comparable to those of a high-performance analog PLL. It is enabled by a new second-order frequency-to-digital converter that uses a dual-mode ring oscillator and digital logic instead of a charge pump and ADC. It also incorporates a new technique to reduce excess phase noise that would otherwise be caused by component mismatches when the DCO input is near integer boundaries. The PLL's largest in-band fractional spur is -60 dBc, its worst-case reference spur is -81 dBc, and its phase noise is -93, -126, and -151 dBc/Hz at offsets of 100 kHz, 1 MHz, and 20 MHz, respectively. Its active area is 0.34 mm(2) and it dissipates 15.6 mW from a 1 V supply.
引用
收藏
页码:2988 / 3002
页数:15
相关论文
共 61 条
[1]  
[Anonymous], P IEEE CUST INT CIRC
[2]  
[Anonymous], 2007, PHASE LOCKED LOOPS D
[3]   A GMSK modulator, using a ΔΣ frequency discriminator-based synthesizer [J].
Bax, WT ;
Copeland, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (08) :1218-1227
[4]  
Bo Shen, 2013, 2013 Symposium on VLSI Circuits, pC192
[5]   A 86 MHz-12 GHz Digital-Intensive PLL for Software-Defined Radios, Using a 6 fJ/Step TDC in 40 nm Digital CMOS [J].
Borremans, Jonathan ;
Vengattaramane, Kameswaran ;
Giannini, Vito ;
Debaillie, Bjoern ;
Van Thillo, Wim ;
Craninckx, Jan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (10) :2116-2129
[6]   The Design of All-Digital Polar Transmitter Based on ADPLL and Phase Synchronized ΔΣ Modulator [J].
Chen, Jian ;
Rong, Liang ;
Jonsson, Fredrik ;
Yang, Geng ;
Zheng, Li-Rong .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (05) :1154-1164
[7]   A Calibration-Free 800 MHz Fractional-N Digital PLL With Embedded TDC [J].
Chen, Mike Shuo-Wei ;
Su, David ;
Mehta, Srenik .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (12) :2819-2827
[8]   A CMOS monolithic ΔΣ-controlled fractional-N frequency synthesizer for DCS-1800 [J].
De Muer, B ;
Steyaert, MSJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (07) :835-844
[9]  
Eliezer O., 2011, P IEEE RAD FREQ INT, P5
[10]  
Eliezer O., 2010, P IEEE DALL CIRC SYS, P17