Low-power VLSI decoder architectures for LDPC codes

被引:0
|
作者
Mansour, MM [1 ]
Shanbhag, NR [1 ]
机构
[1] Univ Illinois, ICIMS Res Ctr, ECE Dept, Coordinated Sci Lab, Urbana, IL 61801 USA
关键词
LDPC codes; lower power architectures; BCJR algorithm;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Iterative decoding of low-density parity check codes (LDPC) using the message-passing algorithm have proved to be extraordinarily effective compared to conventional maximum-likelihood decoding. However, the lack of any structural regularity in these essentially random codes is a major challenge for building a practical low-power LDPC decoder. In this paper, we jointly design the code and the decoder to induce the structural regularity needed for a reduced-complexity parallel decoder architecture. This interconnect-driven code design approach eliminates the need for a complex interconnection network while still retaining the algorithmic performance promised by random codes. Moreover, we propose a new approach for computing reliability metrics based on the BCJR algorithm that reduces the message switching activity in the decoder compared to existing approaches. Simulations show that the proposed approach results in power savings of up to 85.64% over conventional implementations.
引用
收藏
页码:284 / 289
页数:6
相关论文
共 50 条
  • [41] A high-speed fully-programmable VLSI decoder for regular LDPC codes
    Kim, Euncheol
    Jayakumar, Nikhil
    Bhagwat, Pankaj
    Selvarathinam, Anand
    Choi, Gwan
    Khatri, Sunil P.
    2006 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-13, 2006, : 3423 - 3426
  • [42] Architecture and VLSI Realization of a High-Speed Programmable Decoder for LDPC Convolutional Codes
    Tavares, Marcos B. S.
    Kunze, Steffen
    Matus, Emil
    Fettweis, Gerhard P.
    2008 INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2008, : 215 - 220
  • [43] Low-Power Design of Variable Block-size LDPC Decoder using Nanometer Technology
    Lin, Chih-Hung
    Huang, Alex Chien-Lin
    Chang, Robert Chen-Hao
    Lin, Kuang-Hao
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1759 - 1762
  • [44] Low-power VLSI architectures for 3D discrete cosine transform (DCT)
    Saponara, S
    Fanucci, L
    Terreni, P
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 1567 - 1570
  • [45] A Study Into High-Throughput Decoder Architectures For High-Rate LDPC Codes
    Ueng, Yeong-Luh
    Cheng, Chung-Chao
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 347 - 350
  • [46] A low-power VLSI implementation for variable length decoder in MPEG-1 layer III
    Tsai, TH
    Liu, CN
    Chen, WC
    EMBEDDED PROCESSORS FOR MULTIMEDIA AND COMMUNICATIONS, 2004, 5309 : 30 - 39
  • [47] Reconfigurable Decoder for LDPC and Polar Codes
    Yang, Ningyuan
    Jing, Shusen
    Yu, Anlan
    Liang, Xiao
    Zhang, Zaichen
    You, Xiaohu
    Zhang, Chuan
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [48] On the VLSI Energy Complexity of LDPC Decoder Circuits
    Blake, Christopher G.
    Kschischang, Frank R.
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2017, 63 (05) : 2781 - 2795
  • [49] VLSI design of a high-throughput multi-rate decoder for structured LDPC codes
    Rovini, M
    L'Insalata, NE
    Rossi, F
    Fanucci, L
    DSD 2005: 8TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2005, : 202 - 209
  • [50] Perspectives of low-power VLSI's
    Sakurai, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (04): : 429 - 436