共 50 条
- [41] A high-speed fully-programmable VLSI decoder for regular LDPC codes 2006 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-13, 2006, : 3423 - 3426
- [42] Architecture and VLSI Realization of a High-Speed Programmable Decoder for LDPC Convolutional Codes 2008 INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2008, : 215 - 220
- [43] Low-Power Design of Variable Block-size LDPC Decoder using Nanometer Technology 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1759 - 1762
- [44] Low-power VLSI architectures for 3D discrete cosine transform (DCT) PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 1567 - 1570
- [45] A Study Into High-Throughput Decoder Architectures For High-Rate LDPC Codes 2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 347 - 350
- [46] A low-power VLSI implementation for variable length decoder in MPEG-1 layer III EMBEDDED PROCESSORS FOR MULTIMEDIA AND COMMUNICATIONS, 2004, 5309 : 30 - 39
- [47] Reconfigurable Decoder for LDPC and Polar Codes 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
- [49] VLSI design of a high-throughput multi-rate decoder for structured LDPC codes DSD 2005: 8TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2005, : 202 - 209
- [50] Perspectives of low-power VLSI's IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (04): : 429 - 436