共 50 条
- [21] VLSI architectures for layered decoding for irregular LDPC codes of WiMax 2007 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-14, 2007, : 4542 - +
- [23] High-throughput and low-power architectures for Reed Solomon decoder 2005 39th Asilomar Conference on Signals, Systems and Computers, Vols 1 and 2, 2005, : 990 - 994
- [24] Memory-efficient turbo-decoder architectures for LDPC codes 2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 159 - 164
- [26] Low-power VLSI architectures for OFDM transmitters based on PAPR reduction INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 177 - 186
- [27] VLSI implementation of a high-speed and low-power punctured Viterbi decoder 2002 IEEE REGION 10 CONFERENCE ON COMPUTERS, COMMUNICATIONS, CONTROL AND POWER ENGINEERING, VOLS I-III, PROCEEDINGS, 2002, : 1205 - 1208
- [29] Low-Power Dual Quantization-Domain Decoding for LDPC Codes 2014 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM 2014), 2014, : 3151 - 3156
- [30] Gigabit Rate Achieving Low-Power LDPC Codes: Design and Architecture 2011 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC), 2011, : 1994 - 1999