Low-power VLSI decoder architectures for LDPC codes

被引:0
|
作者
Mansour, MM [1 ]
Shanbhag, NR [1 ]
机构
[1] Univ Illinois, ICIMS Res Ctr, ECE Dept, Coordinated Sci Lab, Urbana, IL 61801 USA
关键词
LDPC codes; lower power architectures; BCJR algorithm;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Iterative decoding of low-density parity check codes (LDPC) using the message-passing algorithm have proved to be extraordinarily effective compared to conventional maximum-likelihood decoding. However, the lack of any structural regularity in these essentially random codes is a major challenge for building a practical low-power LDPC decoder. In this paper, we jointly design the code and the decoder to induce the structural regularity needed for a reduced-complexity parallel decoder architecture. This interconnect-driven code design approach eliminates the need for a complex interconnection network while still retaining the algorithmic performance promised by random codes. Moreover, we propose a new approach for computing reliability metrics based on the BCJR algorithm that reduces the message switching activity in the decoder compared to existing approaches. Simulations show that the proposed approach results in power savings of up to 85.64% over conventional implementations.
引用
收藏
页码:284 / 289
页数:6
相关论文
共 50 条
  • [21] VLSI architectures for layered decoding for irregular LDPC codes of WiMax
    Gunnam, Kiran K.
    Choi, Gwan S.
    Yeary, Mark B.
    Atiquzzaman, Mohammed
    2007 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-14, 2007, : 4542 - +
  • [22] Low-Power VLSI Design of LDPC Decoder Using Dynamic Voltage and Frequency Scaling for Additive White Gaussian Noise Channels
    Wang, Weihuang
    Kim, Euncheol
    Gunnam, Kiran K.
    Choi, Gwan S.
    JOURNAL OF LOW POWER ELECTRONICS, 2009, 5 (03) : 303 - 312
  • [23] High-throughput and low-power architectures for Reed Solomon decoder
    Kumar, Akash
    Sawitzki, Sergei
    2005 39th Asilomar Conference on Signals, Systems and Computers, Vols 1 and 2, 2005, : 990 - 994
  • [24] Memory-efficient turbo-decoder architectures for LDPC codes
    Mansour, MM
    Shanbhag, NR
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 159 - 164
  • [25] Memory Efficient Decoder Architectures for Quasi-Cyclic LDPC Codes
    Dai, Yongmei
    Chen, Ning
    Yan, Zhiyuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (09) : 2898 - 2911
  • [26] Low-power VLSI architectures for OFDM transmitters based on PAPR reduction
    Giannopoulos, T
    Paliouras, V
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 177 - 186
  • [27] VLSI implementation of a high-speed and low-power punctured Viterbi decoder
    Li, Q
    You, YX
    Wang, JX
    Ye, YZ
    2002 IEEE REGION 10 CONFERENCE ON COMPUTERS, COMMUNICATIONS, CONTROL AND POWER ENGINEERING, VOLS I-III, PROCEEDINGS, 2002, : 1205 - 1208
  • [28] Algorithm and VLSI Architecture Design of Low-Power SPIHT Decoder for mHealth Applications
    Hsieh, Jui-Hung
    Shih, Meng-Ju
    Huang, Xin-Hao
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2018, 12 (06) : 1450 - 1457
  • [29] Low-Power Dual Quantization-Domain Decoding for LDPC Codes
    Abu-Surra, Shadi
    Pisek, Eran
    Henige, Thomas
    Rajagopal, Sridhar
    2014 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM 2014), 2014, : 3151 - 3156
  • [30] Gigabit Rate Achieving Low-Power LDPC Codes: Design and Architecture
    Abu-Surra, Shadi
    Pisek, Eran
    Henige, Thomas
    2011 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC), 2011, : 1994 - 1999