Low-power VLSI decoder architectures for LDPC codes

被引:0
|
作者
Mansour, MM [1 ]
Shanbhag, NR [1 ]
机构
[1] Univ Illinois, ICIMS Res Ctr, ECE Dept, Coordinated Sci Lab, Urbana, IL 61801 USA
关键词
LDPC codes; lower power architectures; BCJR algorithm;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Iterative decoding of low-density parity check codes (LDPC) using the message-passing algorithm have proved to be extraordinarily effective compared to conventional maximum-likelihood decoding. However, the lack of any structural regularity in these essentially random codes is a major challenge for building a practical low-power LDPC decoder. In this paper, we jointly design the code and the decoder to induce the structural regularity needed for a reduced-complexity parallel decoder architecture. This interconnect-driven code design approach eliminates the need for a complex interconnection network while still retaining the algorithmic performance promised by random codes. Moreover, we propose a new approach for computing reliability metrics based on the BCJR algorithm that reduces the message switching activity in the decoder compared to existing approaches. Simulations show that the proposed approach results in power savings of up to 85.64% over conventional implementations.
引用
收藏
页码:284 / 289
页数:6
相关论文
共 50 条
  • [1] Low-Power VLSI Design of LDPC Decoder Using DVFS for AWGN Channels
    Wang, Weihuano
    Choi, Gwan
    Gunnam, Kiran K.
    22ND INTERNATIONAL CONFERENCE ON VLSI DESIGN HELD JOINTLY WITH 8TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2009, : 51 - +
  • [2] Gigabit Rate Low-Power LDPC Decoder
    Pisek, Eran
    Rajan, Dinesh
    Cleveland, Joseph
    2011 IEEE INFORMATION THEORY WORKSHOP (ITW), 2011,
  • [3] Locally-Connected Viterbi Decoder Architectures and their VLSI Implementation for LDPC and Convolutional codes
    Refaey, Ahmed
    Roy, Sebastien
    Laroche, Isabelle
    Gosselin, Benoit
    2013 ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2013, : 505 - 509
  • [4] A low-power VLSI architecture for the Viterbi decoder
    Ju, WS
    Shieh, MD
    Sheu, MH
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1201 - 1204
  • [5] Parallel VLSI architectures for a class of LDPC codes
    Kim, S
    Sobelman, GE
    Moon, J
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 93 - 96
  • [6] Design of a VLSI Decoder for Partially Structured LDPC Codes
    Vacca, Fabrizio
    Dinoi, Libero
    Masera, Guido
    INTERNATIONAL JOURNAL OF DIGITAL MULTIMEDIA BROADCASTING, 2008, 2008
  • [7] Configurable LDPC decoder architectures for regular and irregular codes
    Karkooti, Marjan
    Radosavljevic, Predrag
    Cavallaro, Joseph R.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 53 (1-2): : 73 - 88
  • [8] An adaptive low-power LDPC decoder using SNR estimation
    Joo-Yul Park
    Ki-Seok Chung
    EURASIP Journal on Wireless Communications and Networking, 2011
  • [9] Parallel reconfigurable decoder architectures for rotation LDPC codes
    Dong, Z. -J.
    Feng, G. -Z.
    IET COMMUNICATIONS, 2010, 4 (02) : 192 - 200
  • [10] Configurable LDPC Decoder Architectures for Regular and Irregular Codes
    Marjan Karkooti
    Predrag Radosavljevic
    Joseph R. Cavallaro
    Journal of Signal Processing Systems, 2008, 53 : 73 - 88