A 5.8 mW Continuous-Time ΔΣ Modulator With 20 MHz Bandwidth Using Time-Domain Flash Quantizer

被引:2
|
作者
Chen, Zong-Yi [1 ]
Hung, Chung-Chih [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect & Comp Engn, Hsinchu 300, Taiwan
关键词
Analog-to-digital converter; continuous-time; data weighted averaging; delta-sigma modulator; low power; time-domain flash quantizer; voltage-to-time converter; ADC; DB; DESIGN; DELAY; BW;
D O I
10.1109/JETCAS.2015.2502167
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a power-efficient realization of a third-order continuous-time delta-sigma (CT - Delta Sigma) modulator with 3-bit time-domain flash quantizer (TDFQ) and data-weighted averaging (DWA) based on the shifter output and input. Using the time-domain quantizer can overcome design issues in low voltage supply during CMOS downscaling. The CT - Delta Sigma modulator uses the TDFQ instead of a voltage-domain quantizer to reduce power consumption. The proposed TDFQ solves the linearity problem of the delay-based voltage-to-time converter (VTC) without calibration circuit while also increasing the quantizer input range and saving energy. Moreover, in order to reduce the mismatch effects of a multibit DAC and achieve low power consumption, implementation of a low-power DWA circuit is proposed without using a digital adder to calculate pointer for controlling barrel shift circuit. This chip was fabricated in CMOS 90 nm process. The proposed CT - Delta Sigma modulator consumes 5.8 mW from 1.0 V and achieves peak SNDR of 65.3 dB over the 20 MHz bandwidth, which results in FOM_W = 96.3 fJ/level and FOM_S = 161 dB.
引用
收藏
页码:574 / 583
页数:10
相关论文
共 50 条
  • [31] Continuous-Time Sigma-Delta Modulator Using 4-Bit SAR Quantizer
    Liu, Tao
    Xie, Sihuai
    Luo, Peng
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [32] A cascaded continuous-time ΣΔ modulator with 67-dB dynamic range in 10-MHz bandwidth
    Breems, LJ
    Rutten, R
    Wetzker, G
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (12) : 2152 - 2160
  • [33] A 1.8V continuous-time delta-sigma modulator with 2.5MHz bandwidth
    Zhang, Y
    Leuciuc, A
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 140 - 143
  • [34] An 8.5 mW Continuous-Time ΔΣ Modulator With 25 MHz Bandwidth Using Digital Background DAC Linearization to Achieve 63.5 dB SNDR and 81 dB SFDR
    Kauffman, John G.
    Witte, Pascal
    Becker, Joachim
    Ortmanns, Maurits
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 2869 - 2881
  • [35] A 1.44-mW, 1-MHz bandwidth continuous-time Σ∆ modulator with 10-bit ENOB in 130-nm CMOS
    Hussein Fakhoury
    Papy Ndungidi
    Carlos Valderrama
    Analog Integrated Circuits and Signal Processing, 2011, 67 : 273 - 284
  • [36] A 36-mW Continuous-Time Sigma-Delta Modulator with 74db Dynamic Range and 10-MHz Bandwidth
    Hong, Kuo-Che
    Chiueh, Herming
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 392 - 395
  • [37] A 1.44-mW, 1-MHz bandwidth continuous-time ΣΔ modulator with 10-bit ENOB in 130-nm CMOS
    Fakhoury, Hussein
    Ndungidi, Papy
    Valderrama, Carlos
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 67 (03) : 273 - 284
  • [38] Study of Quantizer-Bandwidth in Continuous-Time Delta-Sigma Modulators
    Han, Changsok
    Kim, Taewook
    Xu, Xiaodong
    Maghari, Nima
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [39] A 20-MHz bandwidth, 75-dB dynamic range, continuous-time delta-sigma modulator with reduced nonidealities
    Song, Seokjae
    Lee, Jaeseong
    Roh, Jeongjin
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (08) : 1370 - 1380
  • [40] Efficient time-domain simulation of continuous-time ΔΣ A/D converters using analytical integration
    Vogels, M
    Francken, K
    Martens, E
    Gielen, G
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 237 - 240