VLSI implementation of digit-recurrent CORDIC with constant scaling factor

被引:0
作者
Hsiao, SF
Chen, JY
机构
来源
ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE | 1997年
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A new high-speed redundant and on-line CORDIC processor with constant scaling factor is presented based on a variant of the original CORDIC algorithm. The new processor has the advantages of high throughput rate, low hardware cost, simple controls and full functionality. The radix-2 signed-digit (SD) redundant arithmetic is used to reduce the carry-propagation delay in the conventional binary adders. The pipelined structure is adopted to increase the throughput rate while the on-line (digit-serial) arithmetic reduce the hardware cost and I/O requirement. Compared to previously proposed methods, the new redundant and on-line CORDIC preserves the constant scaling factor, an important merit of the original CORDIC, and thus does not require any complicated division or variable scaling factor calculation. Furthermore, it can perform both the CORDIC evaluation for angle calculation and the CORDIC application for rotations. VLSI implementation of the processor using Compass 0.6 mu m standard cell library is also included.
引用
收藏
页码:2068 / 2071
页数:4
相关论文
共 50 条
[31]   A NEW ADDITION SCHEME AND FAST SCALING FACTOR COMPENSATION METHODS FOR CORDIC ALGORITHMS [J].
TIMMERMANN, D ;
HAHN, H ;
HOSTICKA, BJ ;
RIX, B .
INTEGRATION-THE VLSI JOURNAL, 1991, 11 (01) :85-100
[32]   CORDIC based fast algorithm for power-of-two point DCT and its efficient VLSI implementation [J].
Huang, Hai ;
Xiao, Liyi .
MICROELECTRONICS JOURNAL, 2014, 45 (11) :1480-1488
[33]   VLSI Implementation of a High-Performance Nonlinear Image Scaling Algorithm [J].
Khalaf, Osamah Ibrahim ;
Tavera Romero, Carlos Andres ;
Pazhani, A. Azhagu Jaisudhan ;
Vinuja, G. .
JOURNAL OF HEALTHCARE ENGINEERING, 2021, 2021
[34]   The effects of finite bit precision for a VLSI implementation of the Constant Modulus Algorithm [J].
Litwin, LR ;
Endres, TJ ;
Hulyalkar, SN ;
Zoltowski, MD .
ICASSP '99: 1999 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS VOLS I-VI, 1999, :2013-2016
[35]   Design and VLSI architecture and implementation of wave digital filters using short signed digit coefficients [J].
Summerfield, S ;
Wicks, T ;
Lawson, S .
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1996, 143 (05) :259-266
[36]   IMPLEMENTATION OF HYPERBOLIC CORDIC-BASED VLSI ARCHITECTURE FOR KAISER-BESSEL WINDOW TECHNIQUES IN SPECTRAL ANALYSIS [J].
Yamunadevi, T. ;
Parmasivam, C. .
2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
[37]   VLSI Implementation of a Cost-Efficient Loeffler DCT Algorithm with Recursive CORDIC for DCT-Based Encoder [J].
Chung, Rih-Lung ;
Chen, Chen-Wei ;
Chen, Chiung-An ;
Abu, Patricia Angela R. ;
Chen, Shih-Lun .
ELECTRONICS, 2021, 10 (07)
[38]   Improved Algorithm of Image Scaling Based on Edge Features and its VLSI Implementation [J].
Sun, Huafang ;
Lu, Shufang ;
Chen, Shuli .
PRODUCT DESIGN AND MANUFACTURE, 2012, 120 :520-523
[39]   A 2~n scaling scheme for signed RNS integers and its VLSI implementation [J].
MA Shang HU JianHao YE YanLong ZHANG Lin LING Xiang National Key Laboratory of Science and Technology on Communications University of Electronic Science and Technology of China Chengdu China .
Science China(Information Sciences), 2010, 53 (01) :203-212
[40]   Multiple constant multiplication for digit-serial implementation of low power FIR filters [J].
Department of Electrical Engineering, Linköping University, SE-581 83 Linköping, Sweden .
WSEAS Trans. Circuits Syst., 2006, 7 (1001-1008)