Design of low-error fixed-width modified booth multiplier

被引:135
|
作者
Cho, KJ [1 ]
Lee, KC
Chung, JG
Parhi, KK
机构
[1] Chonbuk Natl Univ, Dept Elect & Informat Engn, Chonju 561756, South Korea
[2] Chonbuk Natl Univ, Informat & Commun Res Inst, Chonju 561756, South Korea
[3] Samsung Thales Co, Yongin 449712, South Korea
[4] Broadcom Corp, Irvine, CA USA
关键词
approximate carry; fixed-width multiplier; modified; booth multiplier; quantization;
D O I
10.1109/TVLSI.2004.825853
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an error compensation method for a modified Booth fixed-width multiplier that receives a W-bit input and produces a W-bit product. To efficiently compensate for the quantization error, Booth encoder outputs (not multiplier coefficients) are used for the generation of error compensation bias. The truncated bits are divided into two groups depending upon their effects on the quantization error. Then, different error compensation methods are applied to each group. By simulations, it is shown that quantization error can be reduced up to 50% by the proposed error compensation method compared with the existing method with approximately the same hardware overhead in the bias generation circuit. It is also shown that the proposed method leads to up to 35% reduction in area and power consumption of a multiplier compared with the ideal multiplier.
引用
收藏
页码:522 / 531
页数:10
相关论文
共 50 条
  • [1] Design of a Low-Error Fixed-Width Radix-8 Booth Multiplier
    Bhusare, Saroja S.
    Bhaaskaran, V. S. Kanchana
    2014 FIFTH INTERNATIONAL CONFERENCE ON SIGNAL AND IMAGE PROCESSING (ICSIP 2014), 2014, : 206 - 209
  • [2] Low error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 45 - 50
  • [3] A low-error and area-time efficient fixed-width booth multiplier
    Song, MA
    Van, LD
    Huang, TC
    Kuo, SY
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 590 - 593
  • [4] Design of low-error fixed-width multiplier for DSP applications
    Jou, JM
    Kuang, SR
    ELECTRONICS LETTERS, 1997, 33 (19) : 1597 - 1598
  • [5] Adaptive low-error fixed-width booth multipliers
    Song, Min-An
    Van, Lan-Da
    Kuo, Sy-Yen
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (06): : 1180 - 1187
  • [6] Error bound reduction for fixed-width modified booth multiplier
    Cho, KJ
    Lee, SM
    Park, SH
    Chung, JG
    CONFERENCE RECORD OF THE THIRTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2004, : 508 - 512
  • [7] Low-error fixed-width squarer design
    Cho, KJ
    Choi, EM
    Chung, JG
    Lim, MS
    Kim, JW
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 137 - 140
  • [8] Fixed-Width Modified Booth Multiplier Design Based on Error Bound Analysis
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    Kim, Hwan-Yong
    Kim, Gwang-Jun
    Kim, Dae-Ik
    Kim, Yong-Kab
    MULTIMEDIA, COMPUTER GRAPHICS AND BROADCASTING, PT II, 2011, 263 : 248 - 256
  • [9] Low-Error Reconfigurable Fixed-Width Multiplier for Image Processing Applications
    Jeyakumar, Jean Jenifer Nesam
    Sathasivam, Sivanantham
    GAZI UNIVERSITY JOURNAL OF SCIENCE, 2020, 33 (01): : 90 - 104
  • [10] Low-Power Low-Error Fixed-Width Multiplier Design for Digital Signal Processing
    Zhang, En-Hui
    Huang, Shih-Hsu
    2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2021,