Monolayer Transistor SRAMs: Toward Low-Power, Denser Memory Systems

被引:1
作者
Rakshit, Joydeep [1 ]
Mohanram, Kartik [1 ]
Wan, Runlai [2 ,3 ]
Lam, Kai Tak [2 ,3 ]
Guo, Jing [2 ,3 ]
机构
[1] Univ Pittsburgh, Pittsburgh, PA 15213 USA
[2] Univ Florida, Gainesville, FL 32610 USA
[3] Univ Florida, Dept Elect & Comp Engn, 551 New Engn Bldg,POB 116130, Gainesville, FL 32611 USA
基金
美国国家科学基金会;
关键词
Monolayer FET SRAM; static power; noise margins; process variations; SUBTHRESHOLD SRAM; BLACK PHOSPHORUS; DESIGN; TECHNOLOGY; CIRCUITS;
D O I
10.1145/2967613
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Monolayer heterojunction FETs based on vertical heterogeneous transition metal dichalcogenides (TMD-CFETs) and planar black phosphorus FETs (BPFETs) have demonstrated excellent subthreshold swing, high ION/IOFF, and high scalability, making them attractive candidates for post-CMOS memory design. This article explores TMDCFET and BPFET SRAM design by combining atomistic self-consistent devicemodeling with SRAM circuit design and simulation. We perform detailed evaluations of the TMDCFET/BPFET SRAMs at a single bitcell and at SRAM array level. Our simulations show that at low operating voltages, TMDCFET/BPFET SRAMs exhibit significant advantages in static power, dynamic read/write noise margin, and read/write delay over nominal 16nm CMOS SRAMs at both bitcell and array-level implementations. We also analyze the effect of process variations on the performance of TMDCFET/BPFET SRAMs. Our simulations demonstrate that TMDCFET/BPFET SRAMs exhibit high tolerance to process variations, which is desirable for low operating voltages.
引用
收藏
页数:28
相关论文
共 47 条
  • [1] Process variation in embedded memories: Failure analysis and variation aware architecture
    Agarwal, A
    Paul, BC
    Mukhopadhyay, S
    Roy, K
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (09) : 1804 - 1814
  • [2] Agarwal Amit, 2002, P DES AUT C
  • [3] Ultra-Low Power VLSI Circuit Design Demystified and Explained: A Tutorial
    Alioto, Massimo
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (01) : 3 - 29
  • [4] [Anonymous], P GREAT LAK S VLSI
  • [5] [Anonymous], 2011, International Technology Roadmap for Semiconductors -, V2011
  • [6] ASU, 2012, Predictive Technology Model (PTM)
  • [7] Balasubramanian Sriram, 2003, P SIL NAN WORKSH
  • [8] Modeling and optimization of fringe capacitance of nanoscale DGMOS devices
    Bansal, A
    Paul, BC
    Roy, K
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (02) : 256 - 262
  • [9] A 256-kb 65-nm sub-threshold SRAM design for ultra-low-voltage operation
    Calhoun, Benton Highsmith
    Chandrakasan, Anantha P.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) : 680 - 688
  • [10] Chandra Vikas, 2010, P DES AUT TEST EUR