System design issues for 3D system-in-package (SiP)

被引:43
作者
Miettinen, J [1 ]
Mäntysalo, M [1 ]
Kaija, K [1 ]
Ristolainen, EO [1 ]
机构
[1] Tampere Univ Technol, Inst Elect, FIN-33101 Tampere, Finland
来源
54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS | 2004年
关键词
D O I
10.1109/ECTC.2004.1319401
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Development in electronics is driven by device and market needs. This paper focuses on system design issues for three-dimensional packaging technology and discusses on interconnection density, material compatibility, thermal management, electrical requirements, related to delay and noise. Microelectronics packaging has to provide all future devices, such as electronics, actuators, sensors, antennas, optical/photonic, MEMS, and biological solutions. However, a 3D package is a cost effective solution to save placement and routing area on board using several IC processes in the same module. System-in-Package (SiP) can combine all the electronic requirements of a functional system or a subsystem in one package. The driving force is integration without compromising individual chip technologies. In this work, a stacked System-in-Package structure has been studied. The thermo-mechanical behavior of packages has been analyzed by finite element analysis (FEA) and the correlation between the experimental test results and the modeling was analyzed. A stacked 3D package can contain multiple heat sources that produce high power density. Therefore, thermal management needs extra attention to ensure safe operating temperatures under all conditions. The thermal behavior of the package was modeled using FEA and a boundary condition independent (BCI) compact thermal model (CTM) was built based on simulation results. In addition, high-speed signal and interfering environment set quite stringent requirements for 3D devices. Crosstalk between vertical connections was simulated and measured. Measurements of S-parameters were done using a network analyzer. The frequency range was 45 MHz - 20 GHz.
引用
收藏
页码:610 / 615
页数:6
相关论文
共 14 条
[1]   A review of 3-D packaging technology [J].
Al-Sarawi, SF ;
Abbott, D ;
Franzon, PD .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (01) :2-14
[2]  
ANDRZEJ K, 1997, THERMAL MODELLING OP
[3]  
Christiaens F, 1998, IEEE T COMPON PACK A, V21, P565, DOI 10.1109/95.740047
[4]  
KYYHKYNEN V, 2002, P THERMINIC 8, P241
[5]   Recent progress in compact thermal models [J].
Lasance, CJM .
NINETEENTH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, 2003, :290-299
[6]   Stacked 3-D MCP with plastic ball vertical interconnections [J].
Miettinen, J ;
Tanskanen, J ;
Ristolainen, EO .
53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, :1101-1105
[7]   Stacked thin dice packaging [J].
Pienimaa, SK ;
Valtanen, J ;
Heikkilä, R ;
Ristolainen, E .
51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, :361-366
[8]  
RISTOLAINEN EO, 2002, P 38 IMAPS NORD ANN, P13
[9]   The world of thermal characterization according to DELPHI - Part I: Background to DELPHI [J].
Rosten, HI ;
Lasance, CJM ;
Parry, JD .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART A, 1997, 20 (04) :384-391
[10]   Thru-silicon interconnect technology [J].
Savastiouk, S ;
Siniaguine, O ;
Reche, J ;
Korczynski, E .
TWENTY SIXTH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, PROCEEDINGS, 2000, :122-128