EXPERIMENTAL STUDY AND SPICE SIMULATION OF CMOS INVERTERS LATCH-UP EFFECTS DUE TO HIGH POWER MICROWAVE INTERFERENCE

被引:32
作者
Wang, H. [1 ]
Li, J. [1 ]
Li, H. [1 ]
Xiao, K. [2 ]
Chen, H. [2 ]
机构
[1] Univ Elect Sci & Technol China, Sch Phys Elect, Chengdu 610054, Sichuan, Peoples R China
[2] Natl Informat Control Lab, Chengdu 610036, Sichuan, Peoples R China
关键词
D O I
10.2528/PIER08100408
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Experimental study and SPICE simulation of CMOS digital circuits latch-up effects due to high power microwave interference are reported in this paper. As a traditional inherent destruction phenomenon, latch-up effect may jeopardize the correct function of the circuits, and could be triggered in various ways such as ESD pulse, cosmic ray, heavy ion particles etc. Through the directly injected experimental investigation of CMOS inverters, it is shown that the single short high power RF pulse not only could disturb and upset the inverters output logic voltage, but also might trigger CMOS latch-up effects. It is observed that the RF pulse leading to inverters latch-up effects have energy threshold characteristics, which means that the injected RF pulse power is inversely proportional to the pulse width. SPICE simulations indicated that the inverters maximum static consumption current in latch-up state will increase up to 6600 multiples compared to the normal value when input logic state is high. With the device scaling down, higher integration and higher working frequency, the power consumption problem plays a significant role, which makes CMOS logic circuits more vulnerable due to the latch-up effects under high power microwave threats.
引用
收藏
页码:313 / 330
页数:18
相关论文
共 21 条
[1]   Susceptibility of electronic systems to high-power microwaves:: Summary of test experience [J].
Bäckström, MG ;
Lövstrand, KG .
IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2004, 46 (03) :396-403
[2]  
Barker RJ., 2001, HIGH POWER MICROWAVE, DOI 10.1109/9780470544877
[3]  
Benford J., 2016, High Power Microwaves
[4]   LATCH-UP ON CMOS EPI DEVICES [J].
CHAPUIS, T ;
CONSTANS, H ;
ROSIER, LH .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1990, 37 (06) :1839-1842
[5]  
Firestone T. M., 2004, THESIS U MARYLAND, P1
[6]   Reconfiguration of personal computers' internal equipment for improved protection against penetrating EM pulses [J].
Golestani-Rad, L ;
Rashed-Mohassel, J .
JOURNAL OF ELECTROMAGNETIC WAVES AND APPLICATIONS, 2006, 20 (05) :677-688
[7]  
GUNNAR G, 1999, IEEE INT S EL COMP, V1, P543
[8]  
HASELOFF E, 2000, ESD OTHER PHENOMENA
[9]   Trends in EM susceptibility of IT equipment [J].
Hoad, R ;
Carter, NJ ;
Herke, D ;
Watkins, SP .
IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2004, 46 (03) :390-395
[10]   RADIATION-INDUCED LATCH-UP MODELING OF CMOS ICS [J].
HOSPELHORN, RL ;
SHAFER, BD .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1987, 34 (06) :1396-1401