Parasitics-aware layout design of a low-power fully integrated complementary metal-oxide semiconductor power amplifier

被引:1
|
作者
Abdelsayed, Samar M. [1 ]
Deen, M. Jamal [1 ]
Nikolova, Natalia K. [1 ]
机构
[1] McMaster Univ, Dept Elect & Comp Engn, Hamilton, ON L8S 4K1, Canada
来源
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1116/1.2180269
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
There is a need for efficient fully integrated complementary metal-oxide semiconductor (CMOS) power amplifiers (PAs) for very low power implanted biomedical transceiver systems. However, the parasitics of on-silicon interconnections can cause significant degradation in the performance of radio frequency integrated circuits, in general, and PAs, in particular. In this article, we propose a special layout design approach, which was used to design the layout of a CMOS PA. This approach relies on modeling the interconnection wires in the simulations and optimizing their widths for minimum parasitic effects and hence optimum measured circuit performance. The PA circuit is operating at 2.45 GHz and is implemented in a standard 0.18 mu m CMOS process. Measurement results show that at a supply voltage of 1.4 V, the PA delivers an output power of 4.5 mW with 28.5% power-added efficiency and a power gain of 21.5 dB. Owing to the careful layout design and interconnection optimization, the implemented PA circuit shows good efficiency and demonstrates a good match between the measured and simulated performance characteristics. (c) 2006 American Vacuum Society.
引用
收藏
页码:835 / 840
页数:6
相关论文
共 50 条
  • [41] Design on the Amplifier Circuit of Metal-Oxide Semiconductor Gas-Sensitive Sensor
    Liang Xifeng
    Liu Lihao
    ADVANCES IN MANUFACTURING TECHNOLOGY, PTS 1-4, 2012, 220-223 : 1939 - 1942
  • [42] A Fully Integrated 0.35μm SiGe Power Amplifier Design
    Yan, Qiong
    Hua, Lin
    Shi, Chun-Qi
    Zhang, Run-Xi
    Lai, Zong-Sheng
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 617 - 619
  • [43] An integrated CAD environment for low-power design
    Landman, P
    Mehra, R
    Rabaey, JM
    IEEE DESIGN & TEST OF COMPUTERS, 1996, 13 (02): : 72 - 82
  • [44] Dickson charge pump using integrated inductors in complementary metal-oxide semiconductor technology
    Zucchelli, Massimiliano
    Colalongo, Luigi
    Richelli, Anna
    Kovacs-Vajna, Zsolt M.
    IET POWER ELECTRONICS, 2016, 9 (03) : 553 - 558
  • [45] THEORY OF SINGLE EVENT LATCHUP IN COMPLEMENTARY METAL-OXIDE SEMICONDUCTOR INTEGRATED-CIRCUITS
    SHOGA, M
    BINDER, D
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1986, 33 (06) : 1714 - 1717
  • [46] Design Considerations for a Low-Power Fully Integrated MMIC Parametric Upconverter in SiGe BiCMOS
    Palacios, Paula
    Saeed, Mohamed
    Negra, Renato
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (06) : 1519 - 1534
  • [47] Variation-aware low-power buffer design
    Nicopoulos, Chrysostomos
    Yanamandra, Aditya
    Srinivasan, Suresh
    Vijaykrishnan, N.
    Irwin, Mary Jane
    CONFERENCE RECORD OF THE FORTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1-5, 2007, : 1402 - 1406
  • [48] Graphene-Transition Metal Dichalcogenide Heterojunctions for Scalable and Low-Power Complementary Integrated Circuits
    Yeh, Chao-Hui
    Liang, Zheng-Yong
    Lin, Yung-Chang
    Chen, Hsiang-Chieh
    Fan, Ta
    Ma, Chun-Hao
    Chu, Ying-Hao
    Suenaga, Kazu
    Chiu, Po-Wen
    ACS NANO, 2020, 14 (01) : 985 - 992
  • [49] The design of a 2.45 GHz low-power low-noise amplifier
    Qian Yi
    Zhu Xiao-rong
    2011 INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT), VOLS 1-4, 2012, : 670 - 673
  • [50] Design of low-power 24 GHz CMOS low noise amplifier
    Noh S.-H.
    Ryu J.-Y.
    Journal of Institute of Control, Robotics and Systems, 2021, 27 (11): : 919 - 924