Skew-tolerant domino circuits

被引:84
作者
Harris, D
Horowitz, MA
机构
[1] Stanford University, Stanford
[2] Massachusetts Inst. of Technology, Cambridge, MA
[3] Electrical Engineering Department, Stanford University, Stanford, CA
[4] Intel, Sun Microsystems
基金
美国国家科学基金会;
关键词
adders; clock skew; clocks; CMOS digital integrated circuits; dynamic logic; VLSI circuit design;
D O I
10.1109/4.641690
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Domino circuits are widely used in high-performance CMOS microprocessors. However, textbook domino pipelines suffer significant timing overhead from clock skew, latch delay, and the inability to borrow time, To eliminate this overhead, some designers provide multiple overlapping clock phases such that domino gates are always ready for evaluation by the time critical inputs arrive and do not precharge until the next gate consumes the result. This paper describes a systematic framework, called skew-tolerant domino circuits, for understanding and analyzing domino circuits with overlapping clocks, Simulations confirm that a speedup of 25% or more can be achieved over textbook domino circuits in high-speed systems.
引用
收藏
页码:1702 / 1711
页数:10
相关论文
共 22 条
[1]  
BOWHILL WJ, 1995, IEEE INT SOL STAT CI, P182
[2]  
COHEN E, 1997, ISSCC FEB, P164
[3]  
COLWELL R, 1995, ISSCC FEB, P176
[4]  
GRONOWSKI P, 1996, P VLSI CIRC WORKSH V
[5]   A 433-MHz 64-b quad-issue RISC microprocessor [J].
Gronowski, PE ;
Bowhill, WJ ;
Donchin, DR ;
BlakeCampos, RP ;
Carlson, DA ;
Equi, ER ;
Loughlin, BJ ;
Mehta, S ;
Mueller, RO ;
Olesin, A ;
Noorlag, DJW ;
Preston, RP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) :1687-1696
[6]   SRT division architectures and implementations [J].
Harris, DL ;
Oberman, SF ;
Horowitz, MA .
13TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 1997, :18-25
[7]  
HEIKES C, 1996, ISSCC FEB, P354
[8]  
HEIKES C, 1994, ISSCC FEB, P290
[9]  
INTEL CORP, 1996, Patent No. 5517136
[10]   HIGH-SPEED COMPACT CIRCUITS WITH CMOS [J].
KRAMBECK, RH ;
LEE, CM ;
LAW, HFS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (03) :614-619