Efficient Architecture for Adaptive Directional Lifting-Based Wavelet Transform

被引:0
作者
Yin, Zan [1 ]
Zhang, Li [1 ]
Shi, Guangming [1 ]
机构
[1] Xidian Univ, Minist Educ, Key Lab Intelligent Percept & Image Understanding, Xian, Peoples R China
来源
VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2010 | 2010年 / 7744卷
关键词
ADL; paralleled architecture; pipelined architecture; FPGA;
D O I
10.1117/12.863506
中图分类号
TB8 [摄影技术];
学科分类号
0804 ;
摘要
Adaptive direction lifting-based wavelet transform (ADL) has better performance than conventional lifting both in image compression and de-noising. However, no architecture has been proposed to hardware implement it because of its high computational complexity and huge internal memory requirements. In this paper, we propose a four-stage pipelined architecture for 2 Dimensional (2D) ADL with fast computation and high data throughput. The proposed architecture comprises column direction estimation, column lifting, row direction estimation and row lifting which are performed in parallel in a pipeline mode. Since the column processed data is transposed, the row processor can reuse the column processor which can decrease the design complexity. In the lifting step, predict and update are also performed in parallel. For an 8x8 image sub-block, the proposed architecture can finish the ADL forward transform within 78 clock cycles. The architecture is implemented on Xilinx Virtex5 device on which the frequency can achieve 367 MHz. The processed time is 212.5 ns, which can meet the request of real-time system.
引用
收藏
页数:6
相关论文
共 50 条
[41]   Efficient Number Theoretic Transform Architecture for CRYSTALS-Kyber [J].
Javeed, Khalid ;
Gregg, David .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2025, 72 (01) :263-267
[42]   An efficient VLSI architecture and FPGA implementation of the Finite Ridgelet Transform [J].
Shrutisagar Chandrasekaran ;
Abbes Amira ;
Shi Minghua ;
Amine Bermak .
Journal of Real-Time Image Processing, 2008, 3 :183-193
[43]   Implementation and comparison of the 5/3 lifting 2D discrete wavelet transform computation schedules on FPGAs [J].
Angelopoulou, Maria E. ;
Cheung, Peter Y. K. ;
Masselos, Konstantinos ;
Andreopoulos, Yiannis .
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 51 (01) :3-21
[44]   Implementation and Comparison of the 5/3 Lifting 2D Discrete Wavelet Transform Computation Schedules on FPGAs [J].
Maria E. Angelopoulou ;
Konstantinos Masselos ;
Peter Y. K. Cheung ;
Yiannis Andreopoulos .
Journal of Signal Processing Systems, 2008, 51 :3-21
[45]   An efficient algorithm for 9-7 discrete wavelet transform based on fragment look-up table [J].
Chen, Dake ;
Han, Jiuqiang ;
Yang, Lei .
2007 IEEE INTERNATIONAL CONFERENCE ON CONTROL AND AUTOMATION, VOLS 1-7, 2007, :113-116
[46]   Real Time Discrete Wavelet Transform Architecture for Self Mixing Interferometry Signal Processing [J].
Hussain, Syed Shahzad ;
Zabit, Usman ;
Bernal, Olivier D. .
PROCEEDINGS OF 2017 14TH INTERNATIONAL BHURBAN CONFERENCE ON APPLIED SCIENCES AND TECHNOLOGY (IBCAST), 2017, :323-327
[47]   FPGA-based lifting wavelet processor for real-time signal detection [J].
Kuzume, K ;
Niijima, K ;
Takano, S .
SIGNAL PROCESSING, 2004, 84 (10) :1931-1940
[48]   An Efficient Folded Pipelined Architecture For Fast Fourier Transform Using Cordie Algorithm [J].
Nizar, Shymna ;
Krishna, Abhila R. .
2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, :462-467
[49]   A FPGA system for QRS complex detection based on Integer Wavelet Transform [J].
Stojanovic, R. ;
Karadaglic, D. ;
Mirkovic, M. ;
Milosevic, D. .
MEASUREMENT SCIENCE REVIEW, 2011, 11 (04) :131-138
[50]   FPGA versus DSP for Wavelet Transform based Voltage Sags Detection [J].
Arrais, Ernano, Jr. ;
Roda, Valentin O. ;
Neto, Cecilio M. S. ;
Ribeiro, Ricardo L. A. ;
Costa, Flavio B. .
2014 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC) PROCEEDINGS, 2014, :643-647