field programmable gate arrays;
mesh generation;
network-on-chip;
topology;
eXtended Torus routing algorithm for networks-on-chip;
inner-torus building blocks;
nonregular global topologies;
FPGA;
XTRANC algorithm;
mesh topology;
application behaviour;
resource availability;
PERFORMANCE;
D O I:
10.1049/iet-cdt.2013.0087
中图分类号:
TP3 [计算技术、计算机技术];
学科分类号:
0812 ;
摘要:
This paper presents a novel routing algorithm called eXtended Torus routing algorithm for networks-on-chip (XTRANC) which supports topologyies based on a variable number and size of inner-torus building blocks. The inner-tori partition a traditional mesh network into an arbitrary number of sub-networks to increase the mesh performance. The sub-networks can generate non-regular global topologies which are also supported by the XTRANC algorithm. XTRANC is especially suitable for dynamically reconfigurable networks mapped to commercial FPGAs in which additional links are added to the mesh topology at run-time to reduce congestion depending on application behaviour and resource availability. XTRANC allows the insertion of links as requested by different parts of the application without centralized control and this research shows that despite this dynamic behaviour the routing algorithm remains deadlock free.
引用
收藏
页码:148 / 162
页数:15
相关论文
共 9 条
[1]
[Anonymous], 2013, ROUTING ALGORITHMS N
[2]
Beldachi A. F., 2013, INT J RECONFIGURABLE, V2, P31