Low-Dynamic-Power and Low-Leakage-Power Techniques for CMOS Square-Root Circuit

被引:0
作者
Enomoto, Tadayoshi [1 ]
Kobayashi, Nobuaki [1 ]
机构
[1] Chuo Univ, Tokyo 1128551, Japan
关键词
clocks; CMOS digital circuits; power consumption; SPICE; DIVISION;
D O I
10.1587/transele.E92.C.409
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A square-root (SR) algorithm, an SR architecture and a leakage current reduction circuit were developed to reduce dynamic power (P-AT) and leakage power (P-ST), while maintaining the speed of a CMOS SR circuit. Using these techniques, a 90-nm CMOS LSI was fabricated. The P-AT of the new SR circuit at a clock frequency (f(c)) of 490 MHz and a Supply voltage (V-DD) of 0.75 V was 104.1 mu W, i.e., 21.6% that (482.3 mu W) of a conventional SR circuit. The PST of the new SR circuit was markedly reduced to 19.51 nW, which was only 1.69% that (1, 153 nW) of the conventional SR circuit.
引用
收藏
页码:409 / 416
页数:8
相关论文
共 50 条
[31]   Low-power three-path inductor class-C VCO without any dynamic bias circuit [J].
Jang, Sheng-Lyang ;
Lin, Yan-Cu .
ELECTRONICS LETTERS, 2017, 53 (17) :1186-1188
[32]   Novel Glitch Reduction Techniques for Ultra-Low Power Digital Design [J].
Sun, Weidong ;
Choi, Ken .
2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, :158-161
[33]   Ultra-Low Power Circuit Design using Double-Gate FinFETs [J].
Tejashwini, G. Devi ;
Raju, I. B. K. ;
Chary, Gnaneshwara .
2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
[34]   Low Power Consumption Circuit of Constant Current Source for Driving Gas Glow Discharge [J].
Wang Yongqing ;
Liu Huan ;
Wan Zhenzhen ;
Shen Yixuan .
LASER & OPTOELECTRONICS PROGRESS, 2021, 58 (19)
[35]   A low power varactor based digitally controlled oscillator design in 180 nm CMOS technology [J].
Dabas, Shweta ;
Kumar, Manoj .
SN APPLIED SCIENCES, 2023, 5 (11)
[36]   A low power varactor based digitally controlled oscillator design in 180 nm CMOS technology [J].
Shweta Dabas ;
Manoj Kumar .
SN Applied Sciences, 2023, 5
[37]   Low-power column counter with a logical-shift algorithm for CMOS image sensors [J].
Park, K. ;
Kim, S. Y. .
ELECTRONICS LETTERS, 2020, 56 (05) :232-234
[38]   Design of Low Power All-Optical Networks with Dynamic Lightpath Establishment [J].
Hirata, Kouji ;
Ito, Kohei ;
Fukuchi, Yutaka ;
Muraguchi, Masahiro .
JOURNAL OF COMMUNICATIONS AND NETWORKS, 2016, 18 (04) :551-558
[39]   Ultra-low power comparator with dynamic offset cancellation for SAR ADC [J].
Xin, Xin ;
Cai, Jueping ;
Xie, Ruilian ;
Wang, Peng .
ELECTRONICS LETTERS, 2017, 53 (24) :1572-1574
[40]   Design And Implementation Of Binary And Quaternary Low Power Selective Circuit Using Single Electron Transistor [J].
Raut, Vaishali ;
Dakhole, P. K. .
2015 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2015, :121-126