Low-Area and High-Throughput Architecture for an Adaptive Filter Using Distributed Arithmetic

被引:39
作者
Prakash, M. Surya [1 ]
Shaik, Rafi Ahamed [1 ]
机构
[1] Indian Inst Technol Guwahati, Gauhati 781039, Assam, India
关键词
Adaptive filter; distributed arithmetic (DA); finite impulse response (FIR); least mean square (LMS); lookup table (LUT); offset binary coding (OBC);
D O I
10.1109/TCSII.2013.2281747
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-performance implementation scheme for a least mean square adaptive filter is presented. The architecture is based on distributed arithmetic in which the partial products of filter coefficients are precomputed and stored in lookup tables (LUTs) and the filtering is done by shift-and-accumulate operations on these partial products. In the case of an adaptive filter, it is required that the filter coefficients be updated and, hence, these LUTs are to be recalculated. A new strategy based on the offset binary coding scheme has been proposed in order to update these LUTs from time to time. Simulation results show that the proposed scheme consumes very less chip area and operates at high throughput for large base unit size k (=N/m), where m is an integer and N is the number of filter coefficients. For example, a 128-tap finite-impulse-response adaptive filter with the proposed implementation produces 12 times more throughput (for k = 8) and consumes almost 26% less area when compared to the best of existing architectures.
引用
收藏
页码:781 / 785
页数:5
相关论文
共 13 条
[11]   ADAPTIVE NONLINEAR DIGITAL-FILTERS USING DISTRIBUTED ARITHMETIC [J].
SICURANZA, GL ;
RAMPONI, G .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1986, 34 (03) :518-526
[12]   MULTIMEMORY BLOCK STRUCTURE FOR IMPLEMENTING A DIGITAL ADAPTIVE FILTER USING DISTRIBUTED ARITHMETIC [J].
WEI, CH ;
LOU, JJ .
IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1986, 133 (01) :19-26
[13]  
Zelby L. W., 1989, IEEE Technology and Society Magazine, V8, P4, DOI [10.1109/53.29648, 10.1109/44.41514]