HERMETIC PACKAGING TECHNIQUE FEATURING THROUGH-WAFER INTERCONNECTS AND LOW TEMPERATURE DIRECT BOND

被引:0
|
作者
Lee, James [1 ]
Rogers, Tony [1 ]
机构
[1] Appl Microengn Ltd, Didcot OX11 0SG, Oxon, England
来源
MicroNano2008-2nd International Conference on Integration and Commercialization of Micro and Nanosystems, Proceedings | 2008年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel wafer level packaging method suitable for low production volumes, R&D, and multi-project wafers is presented, providing a hermetic seal suitable for vacuum encapsulation with wafers bonded at a low temperature. Hermetic through-wafer interconnects are bump bonded to a CMOS chip encapsulated by bonding a cap wafer after activating surfaces with free radicals, the Silicon-Silicon direct bond is then annealed to a high strength at 200 degrees C to avoid chip damage. The application for which this system is proposed is an implantable multi-contact active nerve electrode for the treatment of epilepsy via vagus nerve stimulation. Although intended for human implantation of integrated systems, this technology may be applied across a range of devices requiring hermetic or vacuum sealing and through-wafer interconnection. Solid electroplated through-wafer interconnects (aspect ratio 5) enable hermetic interconnection of direct bonded packages with low connection impedance, offering benefits across a range of packaging applications. A key feature of this packaging method is it's versatility, the proposed embodiment features chip to wafer bonding with an ASIC, but the package is equally suitable for MEMS devices and also for wafer to wafer bonding.
引用
收藏
页码:105 / 110
页数:6
相关论文
共 50 条
  • [41] Low temperature wafer-level bonding for hermetic packaging of 3D microsystems
    Tan, C. S.
    Fan, J.
    Lim, D. F.
    Chong, G. Y.
    Li, K. H.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2011, 21 (07)
  • [42] Selective low temperature microcap packaging technique through flip chip and wafer level alignment
    Pan, CT
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2004, 14 (04) : 522 - 529
  • [43] RF-MEMS wafer-level packaging using through-wafer via technology
    Tian, J.
    Iannacci, J.
    Sosin, S.
    Gaddi, R.
    Bartek, M.
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 441 - 447
  • [44] Fully tileable photodiode matrix for medical imaging by using through-wafer interconnects
    Juntunen, Mikko
    Ji, Fan
    Henttinen, Kimmo
    Luusua, Ismo
    Hietanen, Ro
    Eranen, Simo
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2007, 580 (02): : 1000 - 1003
  • [45] Mechanical and microstructure characterization of high aspect ratio electroplated through-wafer copper interconnects
    Dixit, Pradeep
    Xu, Luhua
    Miao, Jianmin
    Pang, John H. L.
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 29 - 34
  • [46] Novel wafer-through technique for interconnects
    Kutchoukov, VG
    Mollinger, JR
    Bossche, A
    DESIGN, CHARACTERIZATION, AND PACKAGING FOR MEMS AND MICROELECTRONICS II, 2001, 4593 : 274 - 282
  • [47] Room temperature bond for wafer level packaging
    Lindner, P
    Glinsner, T
    Thanner, C
    Wimplinger, M
    Brubaker, C
    Dwyer, S
    Luesebrink, H
    2003 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 2003, 5288 : 699 - 702
  • [48] Flexible transducer arrays with through-wafer electrical interconnects based on trench refilling with PDMS
    Zhuang, Xuefeng
    Lin, Der-Song
    Oralkan, Omer
    Khuri-Yakub, Butrus T.
    PROCEEDINGS OF THE IEEE TWENTIETH ANNUAL INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS, VOLS 1 AND 2, 2007, : 264 - 267
  • [49] Mechanical and microstructural characterization of high aspect ratio through-wafer electroplated copper interconnects
    Dixit, Pradeep
    Xu, Luhua
    Miao, Jianmin
    Pang, John H. L.
    Preisser, Robert
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2007, 17 (09) : 1749 - 1757
  • [50] Process compatible polysilicon-based electrical through-wafer interconnects in silicon substrates
    Chow, EM
    Chandrasekaran, V
    Partridge, A
    Nishida, T
    Sheplak, M
    Quate, CF
    Kenny, TW
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2002, 11 (06) : 631 - 640