A 12-bit 320-MSample/s current-steering CMOS D/A converter in 0.44 mm2

被引:56
作者
O'Sullivan, K [1 ]
Gorman, C
Hennessy, M
Callaghan, V
机构
[1] Silicon & Software Syst, Cork, Ireland
[2] Silicon & Software Syst, Galway, Ireland
[3] Silicon & Software Syst, Dublin, Ireland
关键词
CMOS; digital-to-analog converter (DAC); matching; mixed analog-digital integrated circuits;
D O I
10.1109/JSSC.2004.829923
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 12-bit 320-MSample/s current-steering D/A converter in 0.18-mum CMOS is presented. In order to achieve high linearity and spurious free dynamic range (SFDR), a large degree of segmentation has been used, with the seven most significant bits (MSBs) being implemented as equally weighted current sources. A "design-for-layout" approach has allowed this to be done in an area of just 0.44 mm(2). The increased switching noise associated with a high degree of segmentation has been reduced by a new latch architecture. Differential nonlinearity of +/-0.3 LSB and integral nonlinearity of +/-0.4 LSB have been measured. Low-frequency SFDR of 95 dB has been achieved, while SFDR at 320 MS/s remains above 70 and 60 dB for input frequencies up to 10 and 60 MHz, respectively. The converter consumes a total of 82 mW from 1.8-V and 3.3-V supplies. The validity of the techniques used has been demonstrated by fabricating the converter in two separate 0.18-mum processes with similar results measured for both.
引用
收藏
页码:1064 / 1072
页数:9
相关论文
共 14 条
[1]   A 12-bit intrinsic accuracy high-speed CMOS DAC [J].
Bastos, J ;
Marques, AM ;
Steyaert, MSJ ;
Sansen, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) :1959-1969
[2]   Process and circuit design interlock for application-dependent scaling tradeoffs and optimization in the SoC era [J].
Diaz, CH ;
Chang, MC ;
Ong, TC ;
Sun, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (03) :444-449
[3]   Specifying communication DACs [J].
Hendriks, P .
IEEE SPECTRUM, 1997, 34 (07) :58-69
[4]   A 300-MS/s 14-bit, digital-to-analog converter in logic CMOS [J].
Hyde, J ;
Humes, T ;
Diorio, C ;
Thomas, M ;
Figueroa, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (05) :734-740
[5]   A 10-b, 500-MSample/s CMOS DAC in 0.6 mm2 [J].
Lin, CH ;
Bult, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) :1948-1958
[6]   A 10-B 70-MS/S CMOS D/A CONVERTER [J].
NAKAMURA, Y ;
MIKI, T ;
MAEDA, A ;
KONDOH, H ;
YAZAWA, N .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (04) :637-642
[7]   MATCHING PROPERTIES OF MOS-TRANSISTORS [J].
PELGROM, MJM ;
DUINMAIJER, ACJ ;
WELBERS, APG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) :1433-1440
[8]  
Razavi B., 1995, PRINCIPLES DATA CONV
[9]  
Scott G., 1999, International Electron Devices Meeting 1999. Technical Digest (Cat. No.99CH36318), P827, DOI 10.1109/IEDM.1999.824277
[10]   A 10-bit 1-GSample/s Nyquist current-steering CMOS D/A converter [J].
Van den Bosch, A ;
Borremans, MAF ;
Steyaert, MSJ ;
Sansen, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) :315-324