A 75.3-dB SNDR 24-MS/s Ring Amplifier-Based Pipelined ADC Using Averaging Correlated Level Shifting and Reference Swapping for Reducing Errors From Finite Opamp Gain and Capacitor Mismatch

被引:29
作者
Hung, Tsung-Chih [1 ]
Kuo, Tai-Haur [1 ]
机构
[1] NCKU, Dept Elect Engn, Tainan 70101, Taiwan
关键词
Analog-to-digital converter (ADC); averaging correlated level shifting (ACLS); capacitor mismatch; correlated level shifting (CLS); finite opamp gain; high-resolution ADC; pipelined ADC; reference swapping (RS); ring amplifier; switched-capacitor amplification; DB SNDR; SAR ADC; CMOS; SFDR; MS/S; MW; DESIGN; 16-BIT;
D O I
10.1109/JSSC.2019.2891650
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes averaging correlated level shifting (ACLS) and reference swapping (RS) techniques for simultaneously reducing errors from the finite opamp gain and capacitor mismatch in a pipelined analog-to-digital converter (ADC). The ACLS technique reduces the sensitivity of ADC accuracy to the opamp gain by averaging the finite opamp gain errors in two amplifying phases, where the error in the second amplifying phase is designed to have the opposite polarity to the one in the first amplifying phase. Meanwhile, ACLS also decreases the (vamp's thermal noise. In addition, the RS utilizes the averaging operation to reduce capacitor random mismatch error and combines a simple capacitor layout arrangement to decrease capacitor gradient mismatch error. Using the ACLS and RS techniques, a 16-bit ring amplifier-based pipelined ADC without calibration is realized in a 90-nm CMOS technology. Operating at 24 MS/s for a 10-MHz sine wave input, the proposed ADC achieves a 74.3-dB signal-to-noise-and-distortion ratio (SNDR) and 85.5-d13 spurious free dynamic range (SFDR), and consumes 5.1 mW, yielding Walden and Schreier figure of merits of 50.1 fJ/conversion-step and 168 dB, respectively.
引用
收藏
页码:1425 / 1435
页数:11
相关论文
共 30 条
[1]   A 12-bit intrinsic accuracy high-speed CMOS DAC [J].
Bastos, J ;
Marques, AM ;
Steyaert, MSJ ;
Sansen, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) :1959-1969
[2]  
Brunsilius J., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P186, DOI 10.1109/ISSCC.2011.5746275
[3]   A 14-b 12-MS/s CMOS pipeline ADC with over 100-dB SFDR [J].
Chiu, Y ;
Gray, PR ;
Nikolic, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (12) :2139-2151
[4]   A 16-bit, 125 MS/s, 385 mW, 78.7 dB SNR CMOS Pipeline ADC [J].
Devarajan, Siddharth ;
Singer, Larry ;
Kelly, Dan ;
Decker, Steven ;
Kamath, Abhishek ;
Wilkins, Paul .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) :3305-3313
[5]   Circuit techniques for reducing the effects of op-amp imperfections: Autozeroing, correlated double sampling, and chopper stabilization [J].
Enz, CC ;
Temes, GC .
PROCEEDINGS OF THE IEEE, 1996, 84 (11) :1584-1614
[6]  
Hershberg Benjamin, 2013, 2013 Symposium on VLSI Circuits, pC94
[7]   Ring Amplifiers for Switched Capacitor Circuits [J].
Hershberg, Benjamin ;
Weaver, Skyler ;
Sobue, Kazuki ;
Takeuchi, Seiji ;
Hamashita, Koichi ;
Moon, Un-Ku .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (12) :2928-2942
[8]  
Hershberg B, 2012, IEEE INT SYMP CIRC S, P942, DOI 10.1109/ISCAS.2012.6272200
[9]   Design of a Split-CLS Pipelined ADC With Full Signal Swing Using an Accurate But Fractional Signal Swing Opamp [J].
Hershberg, Benjamin ;
Weaver, Skyler ;
Moon, Un-Ku .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (12) :2623-2633
[10]  
Hung TC, 2016, IEEE ASIAN SOLID STA, P161, DOI 10.1109/ASSCC.2016.7844160