Geometrical pattern effect on silicon deep etching by an inductively coupled plasma system

被引:68
作者
Chung, CK [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Mech Engn, Tainan 701, Taiwan
关键词
D O I
10.1088/0960-1317/14/4/029
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The etching rate in silicon deep reactive ion etching (RIE) is related to pattern geometry and a frequently seen defect, RIE lag, appears in feature sizes up to hundreds of micrometers. Different feature dimensions of rectangles, squares and circles/doughnuts are designed to realize how the geometrical pattern affects RIE lag in the inductively coupled plasma (ICP) etching process. Experimental results reveal that the primary dominating, factor in RIE lag is feature width and secondary factors are feature area, shape and length-to-width ratio. Etching rates of rectangular trenches are sensitive to width while ring trenches are sensitive to both width and area. Process parameters are also adjusted to control RIE lag magnitude and realize its mechanism. The inverse RIE lag phenomenon appears at a much higher pressure of APC (auto pressure control) 75% at constant area features. The formation and removal of passivation film at the trench bottom will delay Si etching by F radical density, which will start earlier in a small width than a large one. It will be more obvious at higher pressure and lead to the reduction of RIE lag. This indicates that the cause of RIE lag in ICP etching is primarily attributed to the formation and removal of passivation film at the bottom of the trench, together with feature geometry. The RIE lag-eliminated trenches with constant area are obtained at a higher pressure of APC 70%. Deep and high aspect ratio silicon microstructures can be controlled by ICP etching with different pattern geometry.
引用
收藏
页码:656 / 662
页数:7
相关论文
共 16 条
  • [1] Characterization of a time multiplexed inductively coupled plasma etcher
    Ayón, AA
    Braff, R
    Lin, CC
    Sawin, HH
    Schmidt, MA
    [J]. JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1999, 146 (01) : 339 - 349
  • [2] Bhardwaj JK, 1995, P SOC PHOTO-OPT INS, V2639, P224, DOI 10.1117/12.221279
  • [3] Balancing the etching and passivation in time-multiplexed deep dry etching of silicon
    Blaw, MA
    Zijlstra, T
    van der Drift, E
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2001, 19 (06): : 2930 - 2934
  • [4] Fabrication of out-of-plane curved surfaces in Si by utilizing RIE lag
    Chou, TKA
    Najafi, K
    [J]. FIFTEENTH IEEE INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS, TECHNICAL DIGEST, 2002, : 145 - 148
  • [5] Frédérico S, 2003, PROC IEEE MICR ELECT, P570
  • [6] Recent advances in silicon etching for MEMS using the ASE™ process
    Hynes, AM
    Ashraf, H
    Bhardwaj, JK
    Hopkins, J
    Johnston, I
    Shepherd, JN
    [J]. SENSORS AND ACTUATORS A-PHYSICAL, 1999, 74 (1-3) : 13 - 17
  • [7] RIE lag in high aspect ratio trench etching of silicon
    Jansen, H
    deBoer, M
    Wiegerink, R
    Tas, N
    Smulders, E
    Neagu, C
    Elwenspoek, M
    [J]. MICROELECTRONIC ENGINEERING, 1997, 35 (1-4) : 45 - 50
  • [8] JIAO J, 1999, P TRANSD 99, P546
  • [9] HIGH-ASPECT-RATIO SI ETCHING FOR MICROSENSOR FABRICATION
    JUAN, WH
    PANG, SW
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 1995, 13 (03): : 834 - 838
  • [10] Kassing R., 1996, Microsystem Technologies, V3, P20, DOI 10.1007/s005420050049