VLSI Implementation of a VC-1 Main Profile Decoder for HD Video Applications

被引:0
作者
Cho, Jinhyun [1 ,2 ]
Lee, Doowon
Yoon, Sangyong [2 ]
Park, Sanggyu [1 ]
Chae, Soo-Ik [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn & Comp Sci Elect Engn, Seoul 151742, South Korea
[2] Samsung Elect Ltd, Mobile Next Generat Technol Team, Seoul 446711, South Korea
关键词
SMPTE; 421M-2006; VC-1; video decoder; transaction level modeling; design space exploration; ARCHITECTURE; DESIGN;
D O I
10.1587/transfun.E92.A.279
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a high-performance VC-1 main-profile decoder for high-definition (HD) video applications, which can decode HD 720p video streams with 30 fps at 90 MHz. We implemented the decoder with a one-poly eight-metal 0.13 mu m CMOS process, which contains about 261,900 logic gates and on-chip memories of 13.9 KB SRAM and 13.1 KB ROM and occupies an area of about 5.1 mm(2). In designing, the VC-1 decoder, we used a template-based SoC design flow, with which we performed the design space exploration of the decoder by trying various configurations of communication channels. Moreover, we also describe architectures of the computation blocks optimized to satisfy the requirements of VC-1 HID applications.
引用
收藏
页码:279 / 290
页数:12
相关论文
共 18 条
[1]  
[Anonymous], WINDOWS MEDIA VIDEO
[2]  
[Anonymous], SYST VER 3 1A LANG R
[3]  
Chang H., 1999, SURVIVING SOC REVOLU
[4]   Analysis and architecture design of an HDTV720p 30 frames/s H.264/AVC encoder [J].
Chen, Tung-Chien ;
Chien, Shao-Yi ;
Huang, Yu-Wen ;
Tsai, Chen-Han ;
Chen, Ching-Yeh ;
Chen, To-Wei ;
Chen, Liang-Gee .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2006, 16 (06) :673-688
[5]  
Cheng CC, 2006, IEEE T CIRCUITS-II, V53, P530, DOI 10.1109/TCSII.2006.875323
[6]  
DASGUPTA P, 2006, ROADMAP FORMAL PROPE
[7]  
Hase M, 2007, ASIA S PACIF DES AUT, P637
[8]  
*IEEE, 2006, 16662005 IEEE
[9]  
ISO/IEC, 2003, ISO/IEC 14496-10
[10]   Design space exploration for optimizing on-chip communication architectures [J].
Lahiri, K ;
Raghunathan, A ;
Dey, S .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (06) :952-961